Power transition X filling based selective Huffman encoding technique for test-data compression and Scan Power Reduction for SOCs

被引:9
作者
Sivanandam, Lokesh [1 ]
Periyasamy, Sakthivel [1 ]
Oorkavalan, Uma Maheswari [1 ]
机构
[1] Anna Univ, Dept Elect & Commun Engn, Chennai 600025, Tamil Nadu, India
关键词
Test data compression; Power transition X filling; System-on-a-chip (SOC); Testing power; X filling; Selective Huffman encoding; Chip area overhead; TEST DATA VOLUME; DESIGN; SCHEME;
D O I
10.1016/j.micpro.2019.102937
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the excessive utilization of memory, data compression is an evergreen research topic. Realizing the constant demand of compression algorithms, this article presents a compression algorithm to analyse the digital VLSI circuits for constraint optimization, such as test data volume, switching power, chip area overhead and processing speed of testing. This article proposes a new power transition X filling based selective Huffman encoding technique, which achieves better data compression, switching power reduction, chip area overhead reduction and speed of testing. The performance of the proposed work is examined with the help of ISCAS benchmark circuits. Initially, the test set is occupied by using the power transition X filling technique to replace the don't care bits and the filled test set is further encoded by selective Huffman encoding technique. The experimental results show that the proposed power transition X filling based selective Huffman encoding gives effective results compared to the related data compression techniques with minimal time and memory consumption. (C) 2019 Elsevier B.V. All rights reserved.
引用
收藏
页数:10
相关论文
共 34 条
[1]   Scan chain design for test time reduction in core-based ICs [J].
Aerts, J ;
Marinissen, EJ .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :448-457
[2]  
BRGLEZ F, 1989, 1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, P1929, DOI 10.1109/ISCAS.1989.100747
[3]  
Butler KM, 2004, INT TEST CONF P, P355
[4]   Test data compression and test resource partitioning for system-on-a-chip using frequency-directed run-length (FDR) codes [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTERS, 2003, 52 (08) :1076-1088
[5]   A unified approach to reduce SOC test data volume, scan power and testing time [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) :352-362
[6]   System-on-a-chip test-data compression and decompression architectures based on Golomb codes [J].
Chandra, A ;
Chakrabarty, K .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (03) :355-368
[7]   Reducing test data volume using external/LBIST hybrid test patterns [J].
Das, D ;
Touba, NA .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :115-122
[8]  
Dorsch R, 2001, ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, P124
[9]   A geometric-primitives-based compression scheme for testing systems-on-a-chip [J].
El-Maleh, A ;
al Zahir, S ;
Khan, E .
19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, :54-59
[10]  
El-Maleh AH, 2002, ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, P449, DOI 10.1109/ICECS.2002.1046192