Process Optimization of Via Plug Multilevel Interconnections in CMOS Logic Devices

被引:4
作者
Cui, Yinhua [1 ]
Jeong, Jeong Yeul [2 ]
Gao, Yuan [1 ]
Pyo, Sung Gyu [1 ]
机构
[1] Chung Ang Univ, Sch Integrat Engn, Seoul 06974, South Korea
[2] Magnachip Semicond, Proc Dev Ctr, Seoul 15213, South Korea
基金
新加坡国家研究基金会;
关键词
multilevel metallization; logic device; RF etching; DEPOSITION; TIN; TEMPERATURE; TITANIUM; TUNGSTEN; GROWTH; TIO2; GATE;
D O I
10.3390/mi11010032
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper reports on the optimization of the device and wiring in a via structure applied to multilevel metallization (MLM) used in CMOS logic devices. A MLM via can be applied to the Tungsten (W) plug process of the logic device by following the most optimized barrier deposition scheme of RF etching 200 angstrom IMP Ti (ion metal plasma titanium) 200 angstrom CVD TiN (titanium nitride deposited by chemical vapor deposition) 2 x 50 angstrom. The resistivities of the glue layer and barrier, i.e., IMP Ti and CVD TiN, were 73 and 280 mu Omega<bold>cm</bold>, respectively, and the bottom coverages were 57% and 80%, respectively, at a 3.2:1 aspect ratio (A/R). The specific resistance of the tungsten film was approximately 11.5 mu Omega<bold>cm</bold>, and it was confirmed that the via filling could be performed smoothly. RF etching and IMP Ti should be at least 200 angstrom each, and CVD TiN can be performed satisfactorily with the existing 2 x 50 angstrom process. Tungsten deposition showed no difference in the via resistance with deposition temperature and SiH4 reduction time. When the barrier scheme of RF etching 200 angstrom IMP Ti 200 angstrom CVD TiN 2 x 50 angstrom was applied, the via resistance was less than 20 Omega, even with a side misalignment of 0.05 mu m and line-end misalignment of similar to 0.1 mu m.
引用
收藏
页数:12
相关论文
共 47 条
[1]   Hybrid Reinforced Magnesium Matrix Composites (Mg/Sic/GNPs): Drilling Investigation [J].
Abdulgadir, Mustafa M. ;
Demir, Bilge ;
Turan, Muhammet Emre .
METALS, 2018, 8 (04)
[2]  
Balasubramanyam N., 2015, Int. J. Adv. Sci. Technol., V75, DOI [10.14257/ijast.2015.75.06, DOI 10.14257/IJAST.2015.75.06]
[3]   Investigation of the Young's Modulus and the Residual Stress of 4H-SiC Circular Membranes on 4H-SiC Substrates [J].
Ben Messaoud, Jaweb ;
Michaud, Jean-Francois ;
Certon, Dominique ;
Camarda, Massimo ;
Piluso, Nicolo ;
Colin, Laurent ;
Barcella, Flavien ;
Alquier, Daniel .
MICROMACHINES, 2019, 10 (12)
[4]   Effect of silane flowing time on W volcano and plug formation [J].
Chang, HL ;
Juang, FL ;
Kuo, CT .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (5A) :2906-2907
[5]  
Choi D, 2017, ELECTRON MATER LETT, V13, P449
[6]   Recent Developments in 2D Nanomaterials for Chemiresistive-Type Gas Sensors [J].
Choi, Seon-Jin ;
Kim, Il-Doo .
ELECTRONIC MATERIALS LETTERS, 2018, 14 (03) :221-260
[7]  
Dixit G.A., 1995, P INT EL DEV M WASH
[8]  
El-Kareh B., 2020, SILICON ANALOG COMPO, P447
[9]  
Fischer K.J., 2019, U.S. Patent, Patent No. [15,274,175, 15274175]
[10]   Optimization of a TiN PE-MOCVD Process Using DoE Methodology [J].
Geringswald, D. ;
Hintze, B. ;
Ernst, M. .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2017, 6 (07) :N76-N82