A 14-Bit 500-MS/s Time-Interleaved ADC With Autocorrelation-Based Time Skew Calibration

被引:23
|
作者
Wang, Xiao [1 ]
Li, Fule [1 ]
Jia, Wen [2 ]
Wang, Zhihua [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ Shenzhen, Res Inst, Shenzhen 518055, Peoples R China
关键词
Analog-to-digital converter; time-interleaved; background calibration; time skew; autocorrelation;
D O I
10.1109/TCSII.2018.2849691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a two-channel 14-bit 500-MS/s time-interleaved analog-to-digital converter (ADC) with background time skew calibration fabricated in a 0.18-mu m CMOS process. Time skew is detected with an improved autocorrelation-based strategy and corrected with digitally controlled delay line. Different from traditional strategy, the proposed strategy doesn't align all the channel ADCs with the reference ADC, but aligns channel ADCs with each other and remains a time interval with the reference ADC. The time interval is acceptable in a wide range. It can enhance the sensitivity of time skew detection. By using only the maximum significant bit of channel ADC output to calculate the autocorrelation value, hardware overhead can be further reduced. After time skew calibration, measurement results show that signal-to-noise and distortion ratio and interleaving spur are improved to 68.5 dB and -90.7 dBc from 68.0 dB and -76.0 dBc, respectively, at low input frequency, and to 66.1 dB and -77.9 dBc from 58.7 dB and -59.5 dBc, respectively, at Nyquist frequency. At Nyquist frequency, the proposed ADC achieves a Walden FOM of 0.9 pJ/conv.-step.
引用
收藏
页码:322 / 326
页数:5
相关论文
共 50 条
  • [1] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    张逸文
    陈迟晓
    余北
    叶凡
    任俊彦
    半导体学报, 2012, 33 (10) : 116 - 121
  • [2] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    Zhang Yiwen
    Chen Chixiao
    Yu Bei
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (10)
  • [3] A 14-BIT 1.2GS/S TIME-INTERLEAVED PIPELINE ADC WITH CALIBRATION
    Pu, Jie
    Huang, Xingfa
    Xu, Mingyuan
    Shen, Xiaofeng
    Chen, Xi
    Li, Liang
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1066 - 1068
  • [4] A Time-Interleaved 14-bit 500MS/s Charge-Domain ADC with Mix-signal Mismatch Calibration
    Chen, Zhenhai
    He, Xiaoxiong
    Qian, Hongwen
    Wu, Haijun
    Yu, Zongguang
    Yan, Xue
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 220 - 223
  • [5] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, 35 (03) : 156 - 161
  • [6] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, (03) : 156 - 161
  • [7] A 14-bit 500-MS/s DAC with digital background calibration
    Xu Zhen
    Li Xueqing
    Liu Jia'nan
    Wei Qi
    Luo Li
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (03)
  • [8] A 500-MS/s 13-Bit SAR-Assisted Time-Interleaved Digital-Slope ADC
    Fan, Qingjun
    Chen, Jinghong
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] A 14-bit 200-MS/s Time-Interleaved ADC Calibrated with LMS-FIR and Interpolation Filter
    Ye, Fan
    Zhang, Peng
    Yu, Bei
    Chen, Chixiao
    Zhu, Yu
    Ren, Junyan
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [10] A 14-bit 200-MS/s Time-Interleaved ADC Calibrated with LMS-FIR and Interpolation Filter
    Ye, Fan
    Zhang, Peng
    Yu, Bei
    Chen, Chixiao
    Zhu, Yu
    Ren, Junyan
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,