A 14-Bit 500-MS/s Time-Interleaved ADC With Autocorrelation-Based Time Skew Calibration

被引:24
作者
Wang, Xiao [1 ]
Li, Fule [1 ]
Jia, Wen [2 ]
Wang, Zhihua [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ Shenzhen, Res Inst, Shenzhen 518055, Peoples R China
关键词
Analog-to-digital converter; time-interleaved; background calibration; time skew; autocorrelation;
D O I
10.1109/TCSII.2018.2849691
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a two-channel 14-bit 500-MS/s time-interleaved analog-to-digital converter (ADC) with background time skew calibration fabricated in a 0.18-mu m CMOS process. Time skew is detected with an improved autocorrelation-based strategy and corrected with digitally controlled delay line. Different from traditional strategy, the proposed strategy doesn't align all the channel ADCs with the reference ADC, but aligns channel ADCs with each other and remains a time interval with the reference ADC. The time interval is acceptable in a wide range. It can enhance the sensitivity of time skew detection. By using only the maximum significant bit of channel ADC output to calculate the autocorrelation value, hardware overhead can be further reduced. After time skew calibration, measurement results show that signal-to-noise and distortion ratio and interleaving spur are improved to 68.5 dB and -90.7 dBc from 68.0 dB and -76.0 dBc, respectively, at low input frequency, and to 66.1 dB and -77.9 dBc from 58.7 dB and -59.5 dBc, respectively, at Nyquist frequency. At Nyquist frequency, the proposed ADC achieves a Walden FOM of 0.9 pJ/conv.-step.
引用
收藏
页码:322 / 326
页数:5
相关论文
共 13 条
[1]  
Bei Yu, 2011, 2011 IEEE Asian Solid-State Circuits Conference, P349, DOI 10.1109/ASSCC.2011.6123586
[2]  
Cheng-Chung Hsu, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P464
[3]  
El-Chammas M., 2010, THESIS
[4]   A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :838-847
[5]   A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs [J].
Kang, Hyun-Wook ;
Hong, Hyeok-Ki ;
Park, Sanghoon ;
Kim, Ki-Jin ;
Ahn, Kwang-Ho ;
Ryu, Seung-Tak .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (06) :518-522
[6]  
Luo L, 2009, PROC EUR SOLID-STATE, P473
[7]   Digital Blind Background Calibration of Imperfections in Time-Interleaved ADCs [J].
Mafi, Hamidreza ;
Yargholi, Mostafa ;
Yavari, Mohammad .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (06) :1504-1514
[8]  
Miki T, 2016, IEEE ASIAN SOLID STA, P5, DOI 10.1109/ASSCC.2016.7844121
[9]   Calibration of Time-Interleaved ADCs via Hermitianity-Preserving Taylor Approximations [J].
Monsurro, Pietro ;
Trifiletti, Alessandro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (04) :357-361
[10]   A 2.8 GS/s 44.6 mW Time-Interleaved ADC Achieving 50.9 dB SNDR and 3 dB Effective Resolution Bandwidth of 1.5 GHz in 65 nm CMOS [J].
Stepanovic, Dusan ;
Nikolic, Borivoje .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :971-982