Design and implementation of cascaded H-Bridge multilevel inverter using FPGA with multiple carrier phase disposition modulation scheme

被引:12
作者
Chitra, S. [1 ]
Valluvan, K. R. [2 ]
机构
[1] Sakthi Polytech Coll, Dept Elect & Elect Engn, Sakthi Nagar, Tamil Nadu, India
[2] Velalar Coll Engn & Technol, Dept Elect & Commun Engn, Erode, Tamil Nadu, India
关键词
Cascade H-bridge; Multilevel inverter; Total harmonic distortion; Symmetric disposition PWM; Phase opposition disposition PWM; Alternative phase opposition PWM; SELECTIVE HARMONIC ELIMINATION;
D O I
10.1016/j.micpro.2020.103108
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The paper deals with design of Cascaded H-Bridge Multilevel Inverter (CHB-MLI) with separate DC source to each inverter using multiple carrier Phase Disposition PWM such as symmetric disposition, phase opposition disposition and alternative phase opposition disposition to reduce the Total Harmonic Distortion (THD) and to improve the power quality of the supply voltage and current. In early days, the multilevel inverters are controlled with high frequency PWM method. This is not suitable for high power applications due to the high switching losses. With the help of multiple carrier PWM switching losses in the inverter circuit are reduced, so it can be used for high switchi ng frequency applications. The simulation of proposed system is developed using MATLAB Simulink software. The Performance simulation results are validated through experimental test setup using SPARTAN - 6 FPGA. Simulation results and effectiveness of the proposed method is proved and validated by experimental data. (C) 2020 Elsevier B.V. All rights reserved.
引用
收藏
页数:8
相关论文
共 21 条