Wafer-Level Heterogeneous Integration of GaN HEMTs and Si (100) MOSFETs

被引:51
作者
Lee, Hyung-Seok [1 ]
Ryu, Kevin [2 ]
Sun, Min [1 ]
Palacios, Tomas [1 ]
机构
[1] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
[2] MIT, Lincoln Lab, Lexington, MA 02420 USA
关键词
GaN; high-electron-mobility transistor (HEMT); integration circuit; metal-oxide-semiconductor field-effect transistor (MOSFET); silicon; wafer bonding;
D O I
10.1109/LED.2011.2174136
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter demonstrates a new technology for the heterogeneous integration of GaN and Si devices, which is scalable at least up to 4-in wafers and compatible with conventional Si fabrication. The key step in the proposed technology is the fabrication of a Si (100)-GaN-Si hybrid wafer by bonding a silicon (100) on insulator (SOI) wafer to the nitride surface of an AlGaN/GaN on Si (111) wafer. A thin layer of silicon oxide is used to enhance the bonding between the SOI and the AlGaN/GaN wafers. Using this technology, Si pMOSFETs and GaN high-electron-mobility transistors have been fabricated on a 4-in hybrid wafer. Due to the high-temperature stability of GaN as well as the high-quality semiconductor material resulting from the transfer method, these devices exhibit excellent performance. A hybrid power amplifier has been fabricated as a circuit demonstrator, which shows the potential to integrate GaN and Si devices on the same chip to enable new performance in high-efficiency power amplifiers, mixed signal circuits, and digital electronics.
引用
收藏
页码:200 / 202
页数:3
相关论文
共 49 条
[31]   Low Drive Voltage LNOI Optical Modulator Arrays Integrated on Si Platform by Wafer-Level Room Temperature Bonding [J].
Watanabe K. ;
Murakami S. ;
Yamaguchi Y. ;
Kanno A. ;
Takigawa R. .
IEEJ Transactions on Sensors and Micromachines, 2023, 143 (07) :202-203
[32]   kV-Class GaN-on-Si HEMTs Enabling 99% Efficiency Converter at 800 V and 100 kHz [J].
Wu, Y. -F. ;
Gritters, J. ;
Shen, L. ;
Smith, R. P. ;
Swenson, B. .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (06) :2634-2637
[33]   100 nm T-gate GaN-on-Si HEMTs Fabricated with CMOS-Compatible Metallization for Microwave and mm-Wave Applications [J].
Xie, Hanlin ;
Liu, Zhihong ;
Gao, Yu ;
Lee, Kenneth E. ;
Ng, Geok Ing .
2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
[34]   Thin-Film-Flip-Chip LEDs Grown on Si Substrate Using Wafer-Level Chip-Scale Package [J].
Lee, Keon Hwa ;
Asadirad, Mojtaba ;
Shervin, Shahab ;
Oh, Seung Kyu ;
Oh, Jeong Tak ;
Song, June-O ;
Moon, Yong-Tae ;
Ryou, Jae-Hyun .
IEEE PHOTONICS TECHNOLOGY LETTERS, 2016, 28 (18) :1956-1959
[35]   Ultra-thin Oxide Interlayer Wafer Bonding for Heterogeneous III-V/Si Photonics Integration [J].
Lee, Chee-Wei ;
Liang, Ying Shun ;
Ng, Doris Keh-Ting ;
Yang, Yi ;
Ko, Hnin Yu Yu ;
Wang, Qian .
SMART PHOTONIC AND OPTOELECTRONIC INTEGRATED CIRCUITS XVIII, 2016, 9751
[36]   Review of wafer-level three-dimensional integration (3DI) using bumpless interconnects for tera-scale generation [J].
Ohba, Takayuki ;
Kim, Youngsuk ;
Mizushima, Yoriko ;
Maeda, Nobuhide ;
Fujimoto, Koji ;
Kodama, Shoichi .
IEICE ELECTRONICS EXPRESS, 2015, 12 (07)
[37]   Realization of wafer-scale single-crystalline GaN film on CMOS-compatible Si(100) substrate by ion-cutting technique [J].
Shi, Hangning ;
Huang, Kai ;
Mu, Fengwen ;
You, Tiangui ;
Ren, Qinghua ;
Lin, Jiajie ;
Xu, Wenhui ;
Jin, Tingting ;
Huang, Hao ;
Yi, Ailun ;
Zhang, Shibin ;
Li, Zhongxu ;
Zhou, Min ;
Wang, Jianfeng ;
Xu, Ke ;
Ou, Xin .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (12)
[38]   Study of ultrathin SiO2 Interlayer wafer bonding for heterogeneous III-V/Si photonic integration [J].
Lee, Chee-Wei ;
Liang, Ying Shun ;
Ng, Doris Keh-Ting ;
Yang, Yi ;
Hnin, Yu Yu Ko ;
Wang, Qian .
Materials Research Express, 2015, 2 (09)
[39]   Development of Through Semiconductor Via manufacturing process for heterogeneous integration of GaN power device on Si-LSI [J].
Mishima, Hidejiro ;
Zheng, Kaiyuan ;
Matsumoto, Satoshi ;
Shinkai, Satoko .
2024 13TH IEEE CPMT SYMPOSIUM JAPAN, ICSJ 2024, 2024, :152-153
[40]   Novel Wafer-Level Ta-Ta Direct Thermocompression Bonding for 3D Integration of Superconducting Interconnects for Scalable Quantum Computing System [J].
Mishra, Harsh ;
Bonam, Satish ;
Kumar, Vinit ;
Singh, Shiv Govind .
IEEE ELECTRON DEVICE LETTERS, 2024, 45 (11) :2221-2224