High-Throughput Multi-Frame Decoding of QC-LDPC Codes With Modified Rejection-Based Minimum Finding

被引:2
|
作者
Hasani, Alireza [1 ,2 ]
Lopacinski, Lukasz [1 ]
Panic, Goran [1 ]
Kraemer, Rolf [1 ,2 ]
机构
[1] IHP Leibniz Jnstitut Innovat Mikroelekt, D-15236 Frankfurt, Oder, Germany
[2] Brandenburg Tech Univ Cottbus, Dept Elect & Comp Engn, D-03046 Cottbus, Germany
关键词
Decoding; Parity check codes; Phase change materials; Schedules; Complexity theory; Throughput; Indexes; Decoding complexity; decoding throughput; LDPC code; min-sum decoding; one-hot sequence; ALGORITHMS;
D O I
10.1109/ACCESS.2022.3141493
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The key computation in the min-sum decoding algorithm of a Low-Density Parity-Check (LDPC) is finding the first two minima and also the location of the first minimum among a set of messages passed from Variable Nodes (VNs) to Check Nodes (CNs) in a Tanner graph. In this paper, we propose a modified rejection-based scheme for this task which is able to find the one-hot sequence of the minimum location instead of its index. We show that this modification effectively reduces the complexity of min-sum decoding algorithm. Additionally, we reveal a pipelining potential in such a rejection-based architecture which facilitates the multi-frame decoding of Low-Density Parity-Check (LDPC) codes and therefore results in an improvement in decoding throughput with bearable hardware overhead. Synthesis and floorplanning in an industrial 28 nm CMOS technology show improved results in terms of throughput, power, and chip area.
引用
收藏
页码:5378 / 5389
页数:12
相关论文
共 50 条
  • [1] High-Throughput QC-LDPC Decoders
    Jiang, Nan
    Peng, Kewu
    Song, Jian
    Pan, Chanyong
    Yang, Zhixing
    IEEE TRANSACTIONS ON BROADCASTING, 2009, 55 (02) : 251 - 259
  • [2] Modified Shuffled Based Architecture for High-Throughput Decoding of LDPC Codes
    Fabián Angarita
    Trini Sansaloni
    Asunción Perez-Pascual
    Javier Valls
    Journal of Signal Processing Systems, 2012, 68 : 139 - 149
  • [3] Modified Shuffled Based Architecture for High-Throughput Decoding of LDPC Codes
    Angarita, Fabian
    Sansaloni, Trini
    Perez-Pascual, Asuncion
    Valls, Javier
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 68 (02): : 139 - 149
  • [4] High-throughput DOCSIS Upstream QC-LDPC Decoder
    Wu, Michael
    Yin, Bei
    Miller, Eric
    Dick, Chris
    Cavallaro, Joseph R.
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 537 - 541
  • [5] High-throughput turbo-sum-product decoding of QC LDPC codes
    Dai, Yongmei
    Yan, Zhiyuan
    Chen, Ning
    2006 40TH ANNUAL CONFERENCE ON INFORMATION SCIENCES AND SYSTEMS, VOLS 1-4, 2006, : 839 - 844
  • [6] High-Throughput FPGA-based QC-LDPC Decoder Architecture
    Mhaske, Swapnil
    Kee, Hojin
    Ly, Tai
    Aziz, Ahsan
    Spasojevic, Predrag
    2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
  • [7] Design of a High-Throughput QC-LDPC Decoder With TDMP Scheduling
    Zhao, Ming
    Zhang, Xiaolin
    Zhao, Ling
    Lee, Chen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (01) : 56 - 60
  • [8] Hardware-Efficient and High-Throughput LLRC Segregation Based Binary QC-LDPC Decoding Algorithm and Architecture
    Verma, Anuj
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2835 - 2839
  • [9] Reduced-complexity decoding implementation of QC-LDPC codes with modified shuffling
    Hasani, Alireza
    Lopacinski, Lukasz
    Kraemer, Rolf
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2021, 2021 (01)
  • [10] Reduced-complexity decoding implementation of QC-LDPC codes with modified shuffling
    Alireza Hasani
    Lukasz Lopacinski
    Rolf Kraemer
    EURASIP Journal on Wireless Communications and Networking, 2021