Dynamic Gate-level Body Biasing for Subthreshold Digital Design

被引:10
|
作者
Lanuzza, Marco [1 ]
Taco, Ramiro [1 ]
Albano, Domenico [1 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
关键词
VOLTAGE DESIGNS; LOGIC;
D O I
10.1109/LASCAS.2014.6820278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic gate-level body biasing has been recently proposed as an alternative design methodology for subthreshold logic gates. According to this approach, a simple body biasing circuit, embedded in the logic gate, is exploited to change dynamically the threshold voltage of transistors on the basis of the gate status. This allows fast gate switching, while maintaining high energy efficiency. In this work, the proposed technique is exploited to design a low voltage mirror full-adder. When implemented in a 45 nm commercial technology, the designed circuit is 2 and 1.3 times faster than its standard CMOS and DTMOS counterparts. This is achieved while maintaining the lowest total energy per operation consumption and robustness against temperature and process variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Diagnosis method for single logic design errors in gate-level combinational circuits
    NEC Corp, Kanagawa, Japan
    Systems and Computers in Japan, 1997, 28 (06): : 30 - 38
  • [42] Temporal Parallel Gate-level Timing Simulation
    Kim, Dusung
    Ciesielski, Maciej
    Shim, Kyuho
    Yang, Seiyang
    HLDVT: 2008 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2008, : 111 - +
  • [43] New approach in gate-level glitch modelling
    Rabe, D
    Nebel, W
    EURO-DAC '96 - EUROPEAN DESIGN AUTOMATION CONFERENCE WITH EURO-VHDL '96 AND EXHIBITION, PROCEEDINGS, 1996, : 66 - 71
  • [44] Gate-Level Circuit Reliability Analysis: A Survey
    Xiao, Ran
    Chen, Chunhong
    VLSI DESIGN, 2014,
  • [45] A technique for identifying RTL and gate-level correspondences
    Ravi, S
    Ghosh, I
    Boppana, V
    Jha, NK
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 591 - 594
  • [46] Library compatible Ceff for gate-level timing
    Sheehan, BN
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 826 - 830
  • [47] A Gate-Level Approach To Compiling For Quantum Computers
    Dietz, Henry G.
    2018 NINTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2018,
  • [48] Delay-insensitive gate-level pipelining
    Smith, SC
    DeMara, RF
    Yuan, JS
    Hagedorn, M
    Ferguson, D
    INTEGRATION-THE VLSI JOURNAL, 2001, 30 (02) : 103 - 131
  • [49] A gate-level timing model for SOI circuits
    Shahriari, M
    Naim, FN
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 795 - 798
  • [50] Improving Gate-Level Simulation of Quantum Circuits
    George F. Viamontes
    Igor L. Markov
    John P. Hayes
    Quantum Information Processing, 2003, 2 : 347 - 380