Dynamic Gate-level Body Biasing for Subthreshold Digital Design

被引:10
|
作者
Lanuzza, Marco [1 ]
Taco, Ramiro [1 ]
Albano, Domenico [1 ]
机构
[1] Univ Calabria, Dept Informat Modeling Elect & Syst Engn, I-87036 Arcavacata Di Rende, Italy
关键词
VOLTAGE DESIGNS; LOGIC;
D O I
10.1109/LASCAS.2014.6820278
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamic gate-level body biasing has been recently proposed as an alternative design methodology for subthreshold logic gates. According to this approach, a simple body biasing circuit, embedded in the logic gate, is exploited to change dynamically the threshold voltage of transistors on the basis of the gate status. This allows fast gate switching, while maintaining high energy efficiency. In this work, the proposed technique is exploited to design a low voltage mirror full-adder. When implemented in a 45 nm commercial technology, the designed circuit is 2 and 1.3 times faster than its standard CMOS and DTMOS counterparts. This is achieved while maintaining the lowest total energy per operation consumption and robustness against temperature and process variations.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A Double Bit Approximate Adder Providing a New Design Perspective for Gate-Level Design
    Maroof, Naeem
    Al-Zahrani, Ali Y.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (04)
  • [32] The Statistical Static Timing Analysis of Gate-Level Circuit Design Margin in VLSI Design
    Zhao San-ping
    INFORMATION AND MANAGEMENT ENGINEERING, PT VI, 2011, 236 : 410 - 416
  • [33] A Methodology for Hierarchical Thermal Simulation of ICs from Gate-Level to Architecture Design
    Cheng, Ming-C.
    Jia, Wangkun
    2017 6TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2017,
  • [34] Low power gate-level design with mixed-Vth(MVT) techniques
    Sill, F
    Grassert, F
    Timmermann, D
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 278 - 282
  • [35] Improving Gate-Level Simulation of Quantum Circuits
    Viamontes, George F.
    Markov, Igor L.
    Hayes, John P.
    QUANTUM INFORMATION PROCESSING, 2003, 2 (05) : 347 - 380
  • [36] An Accurate Gate-level Stress Estimation for NBTI
    Han, Sangwoo
    Lee, Junho
    Kim, Byung-Su
    Kim, Juho
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 139 - 144
  • [37] Identification of Hardware Trojan in Gate-Level Netlist
    Mondal, Anindan
    Ghosh, Archisman
    Karmakar, Shubrojyoti
    Mahalat, Mahabub Hasan
    Roy, Suchismita
    Sen, Bibhash
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (09)
  • [38] RTL power optimization with gate-level accuracy
    Wang, Q
    Roy, S
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 39 - 45
  • [39] Exploiting behavioral information in gate-level ATPG
    Chiusano, S
    Corno, F
    Prinetto, P
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 14 (1-2): : 141 - 148
  • [40] Design-in-reliability: From library modeling and optimization to gate-level verification
    Jain, Palkesh
    Pudi, Bapana
    Sreenivasan, Meghna
    MICROELECTRONICS RELIABILITY, 2014, 54 (6-7) : 1421 - 1432