Predictive die-level reliability-yield modeling for deep sub-micron devices

被引:2
|
作者
Ooi, Melanie Po-Leen [1 ]
Kuang, Ye Chow [1 ]
Chan, Chris [2 ]
Demidenko, Serge [1 ,3 ]
机构
[1] Monash Univ Sunway Campus, Bandar Sunway, Selangor 46150, Malaysia
[2] Freescale Semicond, Selangor 47300, Malaysia
[3] Massey Univ, Wellington 6002, New Zealand
来源
DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS | 2008年
关键词
D O I
10.1109/DELTA.2008.105
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An increasing number of integrated circuits are going into the automotive sector where requirements on dependability are very high. As a result, there is a strong push in the semiconductor industry for achieving higher reliability standards while maintaining (or even lowering) the associated cost. Lately two efficient approaches to increase the effectiveness of reliability testing (including burn-in) have emerged The first involves additional reliability test insertions. It is quite effective but limited to specific technology and processes. A more robust approach is to screen out devices with latent defects at probe (wafer level) through appropriate selection criteria before devices reach burn-in at the package-level. Traditional six-sigma quality assurance procedures are inadequate in coping with the fabrication process variations because the process is not static. Dynamic parts average testing (PAT) has been introduced by the Automotive Electronics Council to identify abnormal parts from a large population mean. It is the first standard procedure that deviates from the traditional six-sigma approach. Independent studies by Intel and IBM have shown that a die-level reliability predictor can screen unreliable devices better than dynamic PAT (which is based on a lot-level methodology). However, the die-level predictive model is relatively new and thus it needs further investigation to prove its usability indifferent technology and process settings. This paper studies the die-level predictive model for a specific wafer fabrication technology and critically assesses its performance and feasibility for implementation in a real-world production testing.
引用
收藏
页码:216 / +
页数:2
相关论文
共 50 条
  • [31] Test methodology of a new upset mechanism induced by protons in deep sub-micron devices
    Weulersse, C.
    Miller, F.
    Alexandrescu, D.
    Schaefer, E.
    Crepel, O.
    Gaillard, R.
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 2482 - 2486
  • [32] Novel gate and substrate triggering techniques for deep sub-micron ESD protection devices
    Semenov, O
    Sarbishaei, H
    Axelrad, V
    Sachdev, M
    MICROELECTRONICS JOURNAL, 2006, 37 (06) : 526 - 533
  • [33] Power islands: A high-level technique for counteracting leakage in Deep Sub-Micron
    Dal, Deniz
    Nunez, Adrian
    Mansouri, Nazanin
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 165 - +
  • [34] Effects of wave function penetration on modeling of deep sub-micron p-MOSFETs
    Kauser, MZ
    Haque, A
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOL 1 & 2, 2002, 4746 : 677 - 680
  • [35] Performance and reliability of single halo deep sub-micron p-MOSFETs for analog applications
    Jha, NK
    Baghini, MS
    Rao, VR
    PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2002, : 35 - 39
  • [36] Analytical High Frequency Channel Thermal Noise Modeling in Deep Sub-micron MOSFETs
    Ong, S. N.
    Yeo, K. S.
    Chew, K. W. J.
    Chan, L. H. K.
    Loo, X. S.
    Do, M. A.
    Boon, C. C.
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 556 - 559
  • [37] Forming of very shallow junction for S/D extension in deep sub-micron CMOS devices
    Yin, Huaxiang
    Xu, Qiuxia
    Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2000, 21 (07): : 637 - 645
  • [38] Strain mapping in deep sub-micron Si devices by convergent beam electron diffraction in the STEM
    Armigliato, A
    Balboni, R
    Frabboni, S
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2004, 27 (1-3): : 49 - 54
  • [39] FABRICATION OF GAAS/GAALAS TRANSPORT DEVICES USING A DEEP SUB-MICRON TRENCH ETCHING TECHNIQUE
    LEE, KY
    HANSEN, W
    SMITH, TP
    KNOEDLER, CM
    HONG, JM
    KERN, DP
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1989, 7 (06): : 1819 - 1822
  • [40] High spatial resolution strain measurement of deep sub-micron semiconductor devices using CBED
    Toh, SL
    Li, K
    Ang, CH
    Er, E
    Redkar, S
    Loh, KP
    Boothroyd, CB
    Chan, L
    IPFA 2004: PROCEEDINGS OF THE 11TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2004, : 143 - 146