Predictive die-level reliability-yield modeling for deep sub-micron devices

被引:2
作者
Ooi, Melanie Po-Leen [1 ]
Kuang, Ye Chow [1 ]
Chan, Chris [2 ]
Demidenko, Serge [1 ,3 ]
机构
[1] Monash Univ Sunway Campus, Bandar Sunway, Selangor 46150, Malaysia
[2] Freescale Semicond, Selangor 47300, Malaysia
[3] Massey Univ, Wellington 6002, New Zealand
来源
DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS | 2008年
关键词
D O I
10.1109/DELTA.2008.105
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An increasing number of integrated circuits are going into the automotive sector where requirements on dependability are very high. As a result, there is a strong push in the semiconductor industry for achieving higher reliability standards while maintaining (or even lowering) the associated cost. Lately two efficient approaches to increase the effectiveness of reliability testing (including burn-in) have emerged The first involves additional reliability test insertions. It is quite effective but limited to specific technology and processes. A more robust approach is to screen out devices with latent defects at probe (wafer level) through appropriate selection criteria before devices reach burn-in at the package-level. Traditional six-sigma quality assurance procedures are inadequate in coping with the fabrication process variations because the process is not static. Dynamic parts average testing (PAT) has been introduced by the Automotive Electronics Council to identify abnormal parts from a large population mean. It is the first standard procedure that deviates from the traditional six-sigma approach. Independent studies by Intel and IBM have shown that a die-level reliability predictor can screen unreliable devices better than dynamic PAT (which is based on a lot-level methodology). However, the die-level predictive model is relatively new and thus it needs further investigation to prove its usability indifferent technology and process settings. This paper studies the die-level predictive model for a specific wafer fabrication technology and critically assesses its performance and feasibility for implementation in a real-world production testing.
引用
收藏
页码:216 / +
页数:2
相关论文
共 50 条
  • [21] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions
    Sverdrup, Per G.
    Banerjee, Kaustav
    Dai, Changhong
    Shih, Wei-kai
    Dutton, Robert W.
    Goodson, Kenneth E.
    [J]. International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 54 - 57
  • [22] Gross Die Per Wafer and Yield Optimization for GaAs ICs With Sub-Micron Features
    Best, Robbie M.
    Tiku, Shiban K.
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2019, 32 (04) : 518 - 522
  • [23] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions
    Sverdrup, PG
    Banerjee, K
    Dai, CH
    Shih, WK
    Dutton, RW
    Goodson, KE
    [J]. 2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 54 - 57
  • [24] 3-D Defect Localization by Measurement and Modeling of the Dynamics of Heat Transport in Deep Sub-Micron Devices
    Reverdy, A.
    de la Bardonnie, M.
    Kwakman, L. F. Tz.
    Lamy, M.
    Wyon, C.
    Doukkali, A.
    Murray, H.
    Perdu, P.
    [J]. ISTFA 2007, 2007, : 20 - +
  • [25] Modeling and Characterization of ALD Grown ZnO Nanotubes and their Application to Sub-Micron Devices
    Abdel-Fattah, Tarek M.
    Gu, Diefeng
    Baumgart, Helmut
    Bajpai, Ritu
    Zaghloul, Mona
    [J]. ATOMIC LAYER DEPOSITION APPLICATIONS 5, 2009, 25 (04): : 93 - 99
  • [26] Implementation of Digital Circuits at Deep Sub-Micron Level Using FinFET Technology
    Pandit, Sanika
    Adurkar, Khushboo D.
    Gaikwad, Sonali
    Bendre, Varsha
    [J]. 2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [27] Tutorial - Reliability enhancement for high-performance circuits in deep sub-micron era
    Chrzanowska-Jeske, M
    [J]. Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1474 - 1477
  • [28] Impact of device scaling on deep sub-micron transistor reliability - A study of reliability trends using SRAM
    White, M
    Huang, B
    Qin, J
    Gur, Z
    Talmor, M
    Chen, Y
    Heidecker, J
    Nguyen, D
    Bernstein, J
    [J]. 2005 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2005, : 103 - 106
  • [29] Open defects caused by scratches and yield modelling in deep sub-micron integrated circuit
    Jonca, Wlodzimierz
    [J]. PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 365 - 368
  • [30] Yield-limiting NMOSFET gate depletion in a deep sub-micron CMOS process
    Karnett, M
    Qian, S
    Mitchell, T
    Subramaniam, V
    Sur, H
    Haby, B
    Brugge, H
    [J]. CHALLENGES IN PROCESS INTEGRATION AND DEVICE TECHNOLOGY, 2000, 4181 : 191 - 199