共 50 条
- [21] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions [J]. International Conference on Simulation of Semiconductor Processes and Devices, SISPAD, 2000, : 54 - 57
- [23] Sub-continuum thermal simulations of deep sub-micron devices under ESD conditions [J]. 2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, : 54 - 57
- [24] 3-D Defect Localization by Measurement and Modeling of the Dynamics of Heat Transport in Deep Sub-Micron Devices [J]. ISTFA 2007, 2007, : 20 - +
- [25] Modeling and Characterization of ALD Grown ZnO Nanotubes and their Application to Sub-Micron Devices [J]. ATOMIC LAYER DEPOSITION APPLICATIONS 5, 2009, 25 (04): : 93 - 99
- [26] Implementation of Digital Circuits at Deep Sub-Micron Level Using FinFET Technology [J]. 2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
- [27] Tutorial - Reliability enhancement for high-performance circuits in deep sub-micron era [J]. Proceedings of the 46th IEEE International Midwest Symposium on Circuits & Systems, Vols 1-3, 2003, : 1474 - 1477
- [28] Impact of device scaling on deep sub-micron transistor reliability - A study of reliability trends using SRAM [J]. 2005 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP, FINAL REPORT, 2005, : 103 - 106
- [29] Open defects caused by scratches and yield modelling in deep sub-micron integrated circuit [J]. PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 365 - 368
- [30] Yield-limiting NMOSFET gate depletion in a deep sub-micron CMOS process [J]. CHALLENGES IN PROCESS INTEGRATION AND DEVICE TECHNOLOGY, 2000, 4181 : 191 - 199