Parallel squarer design using pre-calculated sums of partial products

被引:12
作者
Cho, K. -J. [1 ]
Chung, J. -G. [1 ]
机构
[1] Chonbuk Natl Univ, Div Elect & Informat Engn, Jeonju 561756, South Korea
关键词
D O I
10.1049/el:20071621
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The partial product matrix of a parallel squarer is symmetric. To reduce the depth of the partial product matrix, it can be typically folded, shifted and merged. A high performance parallel squarer design technique using pre-calculated sums of some partial products is presented. It is shown that the proposed method reduces the area, propagation delay and power consumption compared with previous squarers.
引用
收藏
页码:1414 / 1416
页数:3
相关论文
共 5 条
[1]  
CHEN TC, 1971, IEEE T COMPUT, VC 20, P678, DOI 10.1109/T-C.1971.223325
[2]   DESIGN OF A NEW SQUARING FUNCTION FOR THE VITERBI ALGORITHM [J].
ESHRAGHI, A ;
FIEZ, TS ;
WINTERS, KD ;
FISCHER, TR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (09) :1102-1107
[3]   VLSI implementation of 350MHz 0.35μm 8 bit merged squarer [J].
Kolagotla, RK ;
Griesbach, WR ;
Srinivas, HR .
ELECTRONICS LETTERS, 1998, 34 (01) :47-48
[4]   Booth folding encoding for high performance squarer circuits [J].
Strollo, AGM ;
De Caro, D .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (05) :250-254
[5]   A fast parallel squarer based on divide-and-conquer [J].
Yoo, JT ;
Smith, KF ;
Gopalakrishnan, G .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) :909-912