CMOS Ternary Logic With a Biristor Threshold Switch for Low Static Power Consumption

被引:7
作者
Han, Joon-Kyu [1 ]
Yu, Ji-Man [1 ]
Nam, Seo-Yeon [1 ]
Choi, Yang-Kyu [1 ]
机构
[1] Korea Adv Inst Sci & Technol KAIST, Sch Elect Engn, Daejeon 34141, South Korea
基金
新加坡国家研究基金会;
关键词
MOSFET; Multivalued logic; Logic gates; Latches; Switches; Voltage measurement; Threshold voltage; Biristor; biristor threshold switch (BTS); multi-valued logic (MVL); single transistor latch (STL); ternary logic; MULTIPLE-VALUED LOGIC; SYNTHESIS METHODOLOGY; VOLTAGE; TUTORIAL;
D O I
10.1109/LED.2022.3172067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A CMOS ternary logic is demonstrated using a biristor threshold switch (BTS). A biristor, which can operate as a threshold switch, encloses a two-terminal n-p-n structure with a floating p-base region akin to a base-open BJT. The switching mechanism is a single-transistor latch (STL). When a BTS and a MOSFET are serially connected, three stable states are sustained for a ternary logic system. Compared to other ternary devices, static power can be greatly reduced due to low leakage current of the BTS. In addition, the BTS and the MOSFET were co-integrated due to their homeomorphy for fabrication simplicity, i.e., because the BTS has a structure identical to that of a MOSFET, unlike other threshold switches.
引用
收藏
页码:1005 / 1008
页数:4
相关论文
共 26 条
  • [1] 3-D-TCAD-Based Parasitic Capacitance Extraction for Emerging Multigate Devices and Circuits
    Bhoj, Ajay N.
    Joshi, Rajiv V.
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) : 2094 - 2105
  • [2] El Dirani H, 2016, 2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S)
  • [3] A Survey and Tutorial on Contemporary Aspects of Multiple-Valued Logic and Its Application to Microelectronic Circuits
    Gaudet, Vincent
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (01) : 5 - 12
  • [4] Leaky Integrate-and-Fire Biristor Neuron
    Han, Jin-Woo
    Meyyappan, M.
    [J]. IEEE ELECTRON DEVICE LETTERS, 2018, 39 (09) : 1457 - 1460
  • [5] Trigger and Self-Latch Mechanisms of n-p-n Bistable Resistor
    Han, Jin-Woo
    Meyyappan, Meyya
    [J]. IEEE ELECTRON DEVICE LETTERS, 2014, 35 (03) : 387 - 389
  • [6] 3D Stackable Broadband Photoresponsive InGaAs Biristor Neuron for a Neuromorphic Visual System with Near 1 V Operation
    Han, Joon-Kyu
    Sim, Jaeho
    Geum, Dae-Myeong
    Kim, Seong Kwang
    Yu, Ji-Man
    Kim, Jongmin
    Kim, Sanghyeon
    Choi, Yang-Kyu
    [J]. 2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,
  • [7] Self-Powered Artificial Mechanoreceptor Based on Triboelectrification for a Neuromorphic Tactile System
    Han, Joon-Kyu
    Tcho, Il-Woong
    Jeon, Seung-Bae
    Yu, Ji-Man
    Kim, Weon-Guk
    Choi, Yang-Kyu
    [J]. ADVANCED SCIENCE, 2022, 9 (09)
  • [8] One Biristor-Two Transistor (1B2T) Neuron With Reduced Output Voltage and Pulsewidth for Energy-Efficient Neuromorphic Hardware
    Han, Joon-Kyu
    Yun, Gyeong-Jun
    Han, Seong-Joo
    Yu, Ji-Man
    Choi, Yang-Kyu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (01) : 430 - 433
  • [9] Nanowire-based ternary transistor by threshold-voltage manipulation
    Han, Junebeom
    Lim, Taekyung
    Bong, Jihye
    Seo, Keumyoung
    Kim, Sunkook
    Ju, Sanghyun
    [J]. APPLIED PHYSICS LETTERS, 2014, 104 (14)
  • [10] Han SJ, 2021, SCI REP-UK, V11, DOI 10.1038/s41598-021-92378-7