Decimal Square Root: Algorithm and Hardware Implementation

被引:4
作者
Hosseiny, Adel [1 ]
Jaberipur, Ghassem [1 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Evin 1983963113, Iran
关键词
Decimal arithmetic; Decimal square root; Digit recurrence; Quotient digit selection; FLOATING-POINT DIVISION; NEWTON-RAPHSON ITERATION; UNIT; ARCHITECTURE; DIVIDER; SPEED;
D O I
10.1007/s00034-015-0215-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new digit recurrence decimal square root (DSR) design and provide its ASIC implementation. The interim square root digits are in . The proposed architecture generally follows that of a previous radix-10 divider. However, it provides novel solutions with regard to few DSR-specific challenges. For example, complex error analysis shows that only four (out of sixteen) digits of partial square root is sufficient to estimate partial remainders that are required for the more complicated square root digit selection. This design performs about 10 % faster and consumes 28 % less area than the previously reported ASIC digit recurrence decimal square rooter.
引用
收藏
页码:4195 / 4219
页数:25
相关论文
共 50 条
  • [41] Efficient Hardware Implementation of Encoder and Decoder for Golay Code
    Sarangi, Satyabrata
    Banerjee, Swapna
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1965 - 1968
  • [42] Hardware Implementation of Quadtree Based Fractal Image Decoder
    Panigrahy, Mamata
    Chakrabarti, Indrajit
    Dhar, Anindya Sundar
    2016 TWENTY SECOND NATIONAL CONFERENCE ON COMMUNICATION (NCC), 2016,
  • [43] Radix-10 Restoring Square Root for 6-input LUTs Programmable Devices
    Vazquez, Martin
    Tosini, Marcelo
    Leiva, Lucas
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (05) : 2335 - 2360
  • [44] A Simplified Realization of Zero Frequency Filter for Hardware Implementation
    Srinivas, Nagapuri
    Pradhan, Gayadhar
    Govind, D.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (09) : 4717 - 4729
  • [45] Hardware Root of Trust for SSN-based DFT Ecosystems
    Rajski, Janusz
    Trawka, Maciej
    Tyszer, Jerzy
    Wlodarczak, Bartosz
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 479 - 483
  • [46] Hardware implementation of fault tolerance NoC core mapping
    Beechu, Naresh Kumar Reddy
    Harishchandra, Vasantha Moodabettu
    Balachandra, Nithin Kumar Yernad
    TELECOMMUNICATION SYSTEMS, 2018, 68 (04) : 621 - 630
  • [47] RADIX-4 SQUARE ROOT WITHOUT INITIAL PLA
    ERCEGOVAC, MD
    LANG, T
    IEEE TRANSACTIONS ON COMPUTERS, 1990, 39 (08) : 1016 - 1024
  • [48] ESAS: Exponent Series based Approximate Square Root Design
    Ratnaparkhi, Omkar G.
    Rao, Madhav
    2022 25TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2022, : 39 - 45
  • [49] Radix-16 Combined Division and Square Root Unit
    Nannarelli, Alberto
    2011 20TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH-20), 2011, : 169 - 176
  • [50] Reciprocal and Reciprocal Square Root Units with Operand Modification and Multiplication
    Kent E. Wires
    Michael J. Schulte
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 42 : 257 - 272