Decimal Square Root: Algorithm and Hardware Implementation

被引:4
作者
Hosseiny, Adel [1 ]
Jaberipur, Ghassem [1 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Evin 1983963113, Iran
关键词
Decimal arithmetic; Decimal square root; Digit recurrence; Quotient digit selection; FLOATING-POINT DIVISION; NEWTON-RAPHSON ITERATION; UNIT; ARCHITECTURE; DIVIDER; SPEED;
D O I
10.1007/s00034-015-0215-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new digit recurrence decimal square root (DSR) design and provide its ASIC implementation. The interim square root digits are in . The proposed architecture generally follows that of a previous radix-10 divider. However, it provides novel solutions with regard to few DSR-specific challenges. For example, complex error analysis shows that only four (out of sixteen) digits of partial square root is sufficient to estimate partial remainders that are required for the more complicated square root digit selection. This design performs about 10 % faster and consumes 28 % less area than the previously reported ASIC digit recurrence decimal square rooter.
引用
收藏
页码:4195 / 4219
页数:25
相关论文
共 50 条
  • [31] Hardware Implementation of HEVC CABAC Encoder
    Kim, Doohwan
    Moon, Jeonhak
    Lee, Seongsoo
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 183 - 184
  • [32] Hardware Implementation of Local Mean Decomposition
    Chen, Pei-Yin
    Lai, Yen-Chen
    Lai, Ping-Hsuan
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2017, 33 (01) : 51 - 62
  • [33] Field Programmable Gate Array Implementation of Reversible Binary Coded Decimal Multiplier
    Devi, S. Sharmila
    Bhanumathi, V.
    Aruna, T. Abiseha
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2024, 19 (10) : 1053 - 1062
  • [34] Hardware-efficient implementation of digital FIR filter using fast first-order moment algorithm
    Cao, Li
    Liu, Jianguo
    Xiong, Jun
    Zhang, Jing
    MIPPR 2017: PARALLEL PROCESSING OF IMAGES AND OPTIMIZATION TECHNIQUES; AND MEDICAL IMAGING, 2018, 10610
  • [35] Power Efficient Division and Square Root Unit
    Liu, Wei
    Nannarelli, Alberto
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (08) : 1059 - 1070
  • [36] High-speed hardware implementation of Gaussian normal basis inversion algorithm over F2m
    Rashidi, Bahram
    MICROELECTRONICS JOURNAL, 2017, 63 : 138 - 147
  • [37] A hardware centric algorithm for the best matching unit searching stage of the SOM-based quantizer and its FPGA implementation
    Kurdthongmee, W.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (01) : 71 - 80
  • [38] High performance VLSI modules for division and square root
    Cappuccino, G
    Corsonello, P
    Cocorullo, G
    MICROPROCESSORS AND MICROSYSTEMS, 1998, 22 (05) : 239 - 246
  • [39] Hardware-software implementation of HEVC decoder on Zynq
    Ayadi, Lella Aicha
    Loukil, Hassen
    Ben Ayed, Mohamed Ali
    Masmoudi, Nouri
    MULTIMEDIA TOOLS AND APPLICATIONS, 2020, 79 (11-12) : 7685 - 7703
  • [40] Advancing Hardware Implementation of Hyperdimensional Computing for Edge Intelligence
    Hassan, Eman
    Bettayeb, Meriem
    Mohammad, Baker
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 169 - 173