Decimal Square Root: Algorithm and Hardware Implementation

被引:4
作者
Hosseiny, Adel [1 ]
Jaberipur, Ghassem [1 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Evin 1983963113, Iran
关键词
Decimal arithmetic; Decimal square root; Digit recurrence; Quotient digit selection; FLOATING-POINT DIVISION; NEWTON-RAPHSON ITERATION; UNIT; ARCHITECTURE; DIVIDER; SPEED;
D O I
10.1007/s00034-015-0215-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new digit recurrence decimal square root (DSR) design and provide its ASIC implementation. The interim square root digits are in . The proposed architecture generally follows that of a previous radix-10 divider. However, it provides novel solutions with regard to few DSR-specific challenges. For example, complex error analysis shows that only four (out of sixteen) digits of partial square root is sufficient to estimate partial remainders that are required for the more complicated square root digit selection. This design performs about 10 % faster and consumes 28 % less area than the previously reported ASIC digit recurrence decimal square rooter.
引用
收藏
页码:4195 / 4219
页数:25
相关论文
共 50 条
  • [21] Hardware implementation of the upper confidence-bound algorithm for reinforcement learning
    Radovic, Nevena
    Erceg, Milena
    COMPUTERS & ELECTRICAL ENGINEERING, 2021, 96
  • [22] Compressive Acquisition CMOS Image Sensor: From the Algorithm to Hardware Implementation
    Zhang, Milin
    Bermak, Amine
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (03) : 490 - 500
  • [23] Hardware design and implementation of high-efficiency cube-root of complex numbers
    Rajaby, Elias
    Sayedi, Sayed Masoud
    Yazdian, Ehsan
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 100
  • [24] A new look at reversible logic implementation of decimal adder
    James, Rekha K.
    Shahana, T. K.
    Jacob, K. Poulose
    Sasi, Sreela
    2007 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2007, : 121 - +
  • [25] An Interpolation-Free Fractional Motion Estimation Algorithm and Hardware Implementation for VVC
    Chen, Shushi
    Huang, Leilei
    Zan, Zhao
    Zeng, Xiaoyang
    Fan, Yibo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (02) : 395 - 407
  • [26] Easy-hardware-implementation MMPF for Maneuvering Target Tracking: Algorithm and Architecture
    Hong, Shaohua
    Shi, Zhiguo
    Chen, Kangsheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 61 (03): : 259 - 269
  • [27] Easy-hardware-implementation MMPF for Maneuvering Target Tracking: Algorithm and Architecture
    Shaohua Hong
    Zhiguo Shi
    Kangsheng Chen
    Journal of Signal Processing Systems, 2010, 61 : 259 - 269
  • [28] Redundant Floating-Point Decimal CORDIC Algorithm
    Vazquez, Alvaro
    Villalba-Moreno, Julio
    Antelo, Elisardo
    Zapata, Emilio L.
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (11) : 1551 - 1562
  • [29] An Optimized Cyclic Weight Algorithm of (47,24,11) QR Code and Hardware Implementation
    Huang, Jiye
    Zhou, Tao
    Chang, Hsin-Chiu
    Xie, Dongfu
    IEEE ACCESS, 2018, 6 : 36995 - 37002
  • [30] Error Analysis for Fused Floating-point Square-root and Division based on Goldschmidt Algorithm
    Dai, Liangtao
    Yuan, Binzhe
    Wang, Yuan
    Yang, Chao
    Lou, Xin
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,