Real-time threshold-voltage control scheme for low-power VLSI under fluctuation of a supply voltage

被引:0
作者
Shaheer, A [1 ]
Kameyama, M [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Aoba Ku, Sendai, Miyagi 9808579, Japan
来源
ISSCS 2005: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS | 2005年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the recent sub-90nm VLSI generation, a fluctuation exists in a supply voltage due to IR-drop and inductance effects. A supply voltage fluctuation in VLSI chips causes large variations in the logic delay time and power consumption. However, in conventional low-power VLSI architecture such as variable threshold. voltage CMOS (VTCMOS), the threshold voltage of a transistor is fixed in advance at the system design level. As a result, VTCMOS can't compensate a supply voltage fluctuation. By employing an adaptive threshold voltage control (ATVC), minimization of power consumption. under a time constraint is achieved even in the presence of a supply voltage fluctuation. Optimal graularity is discussed to minimize the total power consumption.
引用
收藏
页码:15 / 18
页数:4
相关论文
共 6 条
  • [1] Analysis of IR-drop scaling with implications for deep submicron P/G network designs
    Ajami, AH
    Banerjee, K
    Mehrotra, A
    Pedram, M
    [J]. 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 35 - 40
  • [2] Effectiveness of reverse body bias for leakage control in scaled dual Vt CMOS ICs
    Keshavarzi, A
    Ma, S
    Narendra, S
    Bloechel, B
    Mistry, K
    Ghani, T
    Borkar, S
    De, V
    [J]. ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 207 - 212
  • [3] A 0.9-V, 150-MHz, 10-mW, 4 mm(2), 2-D discrete cosine transform core processor with variable threshold-voltage (VT) scheme
    Kuroda, T
    Fujita, T
    Mita, S
    Nagamatsu, T
    Yoshioka, S
    Suzuki, K
    Sano, F
    Norishima, M
    Murota, M
    Kako, M
    Kinugawa, M
    Kakumu, M
    Sakurai, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (11) : 1770 - 1779
  • [4] Oowaki Y., 1998, PROC INT SOLID STATE, P88
  • [5] Clock skew verification in the presence of IR-drop in the power distribution network
    Saleh, R
    Hussain, SZ
    Rochel, S
    Overhauser, D
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (06) : 635 - 644
  • [6] Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage
    Tschanz, JW
    Kao, JT
    Narendra, SG
    Nair, R
    Antoniadis, DA
    Chandrakasan, AP
    De, V
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (11) : 1396 - 1402