An Ultracompact 9.4-14.8-GHz Transformer-Based Fractional-N All-Digital PLL in 40-nm CMOS

被引:13
|
作者
Ximenes, Augusto Ronchini [1 ]
Vlachogiannakis, Gerasimos [1 ]
Staszewski, Robert Bogdan [1 ,2 ]
机构
[1] Delft Univ Technol, Microelect Dept, NL-2628 CD Delft, Netherlands
[2] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
基金
欧洲研究理事会;
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); inductor-capacitor (LC)-tank oscillator; ring oscillator (RO); time-to-digital converter (TDC); transformer; WIDE-TUNING-RANGE; FREQUENCY-SYNTHESIZER; PHASE-NOISE; 90-NM CMOS; GHZ DCO; OSCILLATOR; CANCELLATION; CONVERTER; JITTER; VCOS;
D O I
10.1109/TMTT.2017.2687901
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we apply various area reduction techniques on an inductor-capacitor (LC)-tank oscillator in order to make its size comparable to that of ring oscillators (ROs), while still retaining its salient features of excellent phase noise and low sensitivity to supply variations. The resulting oscillator employs a proposed ultracompact split transformer topology that provides a 1: 2 passive voltage gain and is less susceptible to common-mode electromagnetic interference than are regular high-quality-factor LC tanks, thus making it desirable in system-on-a-chip environments. The oscillator, together with a proposed dc-coupled buffer, is incorporated within an all-digital phase-locked loop (ADPLL) intended for wireline, digital clocking, and less stringent wireless systems. The ADPLL architecture introduces a look-ahead time-to-digital converter that exploits a deterministic phase prediction to reduce power consumption and phase detection complexity. The ADPLL is realized in 40-nm CMOS and has the smallest reported area of 0.0625 mm(2) among LC-tank oscillators while providing fractional-N operation, wide tuning range of 45% (from 9.4 to 14.8 GHz), very low voltage supply sensitivity of 80 MHz/V, and integrated figure-of-merit jitter (FoM(jitter)) better than -230 dB. A separate identical ADPLL was implemented using an RO instead, for completeness and systematic comparisons.
引用
收藏
页码:4241 / 4254
页数:14
相关论文
共 50 条
  • [41] A 2.7-to-4.3GHz, 0.16psrms-Jitter,-246.8dB-FOM, Digital Fractional-N Sampling PLL in 28nm CMOS
    Gao, Xiang
    Burg, Olivier
    Wang, Haisong
    Wu, Wanghua
    Tu, Cao-Thong
    Manetakis, Konstantinos
    Zhang, Fan
    Tee, Luns
    Yayla, Mustafa
    Xiang, Sining
    Tsang, Randy
    Lin, Li
    2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 174 - U236
  • [42] 38/60-GHz Dual-Frequency 3-Stage Transformer-Based Differential Inductor-Peaked Rectifier in 40-nm CMOS Technology
    Fang, Yun
    Hueber, Gernot
    Gao, Hao
    IEEE Solid-State Circuits Letters, 2021, 4 : 174 - 177
  • [43] 38/60-GHz Dual-Frequency 3-Stage Transformer-Based Differential Inductor-Peaked Rectifier in 40-nm CMOS Technology
    Fang, Yun
    Hueber, Gernot
    Gao, Hao
    IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 174 - 177
  • [44] A 19-48.3-GHz 6th-Order Transformer-Based Injection-Locked Frequency Divider With 87.1% Locking Range in 40-nm CMOS
    Zhu, Junhua
    Jiang, Qiyao
    Mosalam, Hamed
    Zhan, Chenchang
    Pan, Quan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3053 - 3057
  • [45] A 0.5-4GHz Programmable-Bandwidth Fractional-N PLL for Multi-protocol SERDES in 28nm CMOS
    Wadekar, Jayesh
    Chattopadhyay, Biman
    Mehta, Ravi
    Nayak, Gopalkrishna
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 236 - 239
  • [46] Design of a 1-V 3-mW 2.4-GHz Fractional-N PLL Synthesizer in 65nm CMOS
    Lee, Yongho
    Kim, Seungsoo
    Shin, Hyunchol
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 230 - 231
  • [47] A 7.9-14.3GHz-243.3dB FoMT Sub-Sampling PLL with Transformer-Based Dual-Mode VCO in 40nm CMOS
    Wang, Yizhuo
    Zou, Tenghao
    Chen, Bowen
    Ji, Shujiang
    Zhang, Chao
    Yan, Na
    IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
  • [48] A 65nm CMOS 3.6GHz Fractional-N PLL With 5th-Order ΔΣ Modulation and Weighted FIR Filtering
    Yu, Xueyi
    Sun, Yuanfeng
    Rhee, Woogeun
    Ko, Sangsoo
    Choo, Wooseung
    Park, Byeong-Ha
    Wang, Zhihua
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 77 - 80
  • [49] A 3.6 GHz Low-Noise Fractional-N Digital PLL Using SAR-ADC-Based TDC
    Xu, Zule
    Miyahara, Masaya
    Okada, Kenichi
    Matsuzawa, Akira
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (10) : 2345 - 2356
  • [50] A 190GHz VCO with Transformer-Based Push-Push Frequency Doubler in 40nm CMOS
    Liu, Yibo
    Mao, Luhong
    Xie, Sheng
    Chi, Baoyong
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (01) : 425 - 441