共 50 条
- [41] A 2.7-to-4.3GHz, 0.16psrms-Jitter,-246.8dB-FOM, Digital Fractional-N Sampling PLL in 28nm CMOS 2016 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2016, 59 : 174 - U236
- [42] 38/60-GHz Dual-Frequency 3-Stage Transformer-Based Differential Inductor-Peaked Rectifier in 40-nm CMOS Technology IEEE Solid-State Circuits Letters, 2021, 4 : 174 - 177
- [43] 38/60-GHz Dual-Frequency 3-Stage Transformer-Based Differential Inductor-Peaked Rectifier in 40-nm CMOS Technology IEEE SOLID-STATE CIRCUITS LETTERS, 2021, 4 : 174 - 177
- [45] A 0.5-4GHz Programmable-Bandwidth Fractional-N PLL for Multi-protocol SERDES in 28nm CMOS 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 236 - 239
- [46] Design of a 1-V 3-mW 2.4-GHz Fractional-N PLL Synthesizer in 65nm CMOS PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 230 - 231
- [47] A 7.9-14.3GHz-243.3dB FoMT Sub-Sampling PLL with Transformer-Based Dual-Mode VCO in 40nm CMOS IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC 2021), 2021,
- [48] A 65nm CMOS 3.6GHz Fractional-N PLL With 5th-Order ΔΣ Modulation and Weighted FIR Filtering 2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 77 - 80