An Ultracompact 9.4-14.8-GHz Transformer-Based Fractional-N All-Digital PLL in 40-nm CMOS

被引:13
|
作者
Ximenes, Augusto Ronchini [1 ]
Vlachogiannakis, Gerasimos [1 ]
Staszewski, Robert Bogdan [1 ,2 ]
机构
[1] Delft Univ Technol, Microelect Dept, NL-2628 CD Delft, Netherlands
[2] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
基金
欧洲研究理事会;
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); inductor-capacitor (LC)-tank oscillator; ring oscillator (RO); time-to-digital converter (TDC); transformer; WIDE-TUNING-RANGE; FREQUENCY-SYNTHESIZER; PHASE-NOISE; 90-NM CMOS; GHZ DCO; OSCILLATOR; CANCELLATION; CONVERTER; JITTER; VCOS;
D O I
10.1109/TMTT.2017.2687901
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we apply various area reduction techniques on an inductor-capacitor (LC)-tank oscillator in order to make its size comparable to that of ring oscillators (ROs), while still retaining its salient features of excellent phase noise and low sensitivity to supply variations. The resulting oscillator employs a proposed ultracompact split transformer topology that provides a 1: 2 passive voltage gain and is less susceptible to common-mode electromagnetic interference than are regular high-quality-factor LC tanks, thus making it desirable in system-on-a-chip environments. The oscillator, together with a proposed dc-coupled buffer, is incorporated within an all-digital phase-locked loop (ADPLL) intended for wireline, digital clocking, and less stringent wireless systems. The ADPLL architecture introduces a look-ahead time-to-digital converter that exploits a deterministic phase prediction to reduce power consumption and phase detection complexity. The ADPLL is realized in 40-nm CMOS and has the smallest reported area of 0.0625 mm(2) among LC-tank oscillators while providing fractional-N operation, wide tuning range of 45% (from 9.4 to 14.8 GHz), very low voltage supply sensitivity of 80 MHz/V, and integrated figure-of-merit jitter (FoM(jitter)) better than -230 dB. A separate identical ADPLL was implemented using an RO instead, for completeness and systematic comparisons.
引用
收藏
页码:4241 / 4254
页数:14
相关论文
共 50 条
  • [21] A 190 GHz VCO with Transformer-Based Push–Push Frequency Doubler in 40 nm CMOS
    Yibo Liu
    Luhong Mao
    Sheng Xie
    Baoyong Chi
    Circuits, Systems, and Signal Processing, 2019, 38 : 425 - 441
  • [22] A 30GHz Digital Sub-Sampling Fractional-N PLL with 198fsrms Jitter in 65nm LP CMOS
    Grimaldi, Luigi
    Bertulessi, Luca
    Karman, Saleh
    Cherniak, Dmytro
    Garghetti, Alessandro
    Samori, Carlo
    Lacaita, Andrea L.
    Levantino, Salvatore
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 268 - +
  • [23] A 5GHz Digital Fractional-N PLL Using a 1-bit Delta-Sigma Frequency-to-Digital Converter in 65 nm CMOS
    Talegaonkar, Mrunmay
    Anand, Tejasvi
    Elkholy, Ahmed
    Elshazly, Amr
    Nandwana, Romesh Kumar
    Saxena, Saurabh
    Young, Brian
    Choi, Woo-Seok
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) : 2306 - 2320
  • [24] A Fully Digital PWM-based 1 to 3 GHz Multistandard Transmitter in 40-nm CMOS
    Nuyts, Pieter A. J.
    Reynaert, Patrick
    Dehaene, Wim
    2013 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2013, : 419 - 422
  • [25] A 9.2-12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter
    Raczkowski, Kuba
    Markulic, Nereo
    Hershberg, Benjamin
    Craninckx, Jan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (05) : 1203 - 1213
  • [26] A 9.2-12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS with 280 fs RMS jitter
    Raczkowski, Kuba
    Nereo, Markulic Y.
    Hershberg, Benjamin
    Van Driessche, Joris
    Craninckx, Jan
    2014 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, 2014, : 89 - 92
  • [27] A 13.1-to-28GHz Fractional-N PLL in 32nm SOI CMOS with a ΔΣ Noise-Cancellation Scheme
    Ferriss, Mark
    Sadhu, Bodhisatwa
    Rylyakov, Alexander
    Ainspan, Herschel
    Friedman, Daniel
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 192 - U267
  • [28] A 0.5V 1.6mW 2.4GHz Fractional-N All-Digital PLL for Bluetooth LE with PVT-Insensitive TDC using Switched-Capacitor Doubler in 28nm CMOS
    Kuo, Feng-Wei
    Pourmousavian, Seyednaser
    Siriburanon, Teerachot
    Chen, Ron
    Cho, Lan-chou
    Jou, Chewn-Pu
    Hsueh, Fu-Lung
    Staszewski, Robert Bogdan
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C178 - C179
  • [29] A 0.5-V 1.6-mW 2.4-GHz Fractional-N All-Digital PLL for Bluetooth LE With PVT-Insensitive TDC Using Switched-Capacitor Doubler in 28-nm CMOS
    Pourmousavian, Naser
    Kuo, Feng-Wei
    Siriburanon, Teerachot
    Babaie, Masoud
    Staszewski, Robert Bogdan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2572 - 2583
  • [30] A 9.4MHz-to-2.4GHz Jitter-Power Reconfigurable Fractional-N Ring PLL for Multi-Standard Applications in 7nm FinFET CMOS Technology
    Jung, Sangdon
    Jung, Jaehong
    Han, Byungki
    Oh, Seunghyun
    Lee, Jongwoo
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 87 - 90