An Ultracompact 9.4-14.8-GHz Transformer-Based Fractional-N All-Digital PLL in 40-nm CMOS

被引:13
|
作者
Ximenes, Augusto Ronchini [1 ]
Vlachogiannakis, Gerasimos [1 ]
Staszewski, Robert Bogdan [1 ,2 ]
机构
[1] Delft Univ Technol, Microelect Dept, NL-2628 CD Delft, Netherlands
[2] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
基金
欧洲研究理事会;
关键词
All-digital phase-locked loop (ADPLL); digitally controlled oscillator (DCO); inductor-capacitor (LC)-tank oscillator; ring oscillator (RO); time-to-digital converter (TDC); transformer; WIDE-TUNING-RANGE; FREQUENCY-SYNTHESIZER; PHASE-NOISE; 90-NM CMOS; GHZ DCO; OSCILLATOR; CANCELLATION; CONVERTER; JITTER; VCOS;
D O I
10.1109/TMTT.2017.2687901
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we apply various area reduction techniques on an inductor-capacitor (LC)-tank oscillator in order to make its size comparable to that of ring oscillators (ROs), while still retaining its salient features of excellent phase noise and low sensitivity to supply variations. The resulting oscillator employs a proposed ultracompact split transformer topology that provides a 1: 2 passive voltage gain and is less susceptible to common-mode electromagnetic interference than are regular high-quality-factor LC tanks, thus making it desirable in system-on-a-chip environments. The oscillator, together with a proposed dc-coupled buffer, is incorporated within an all-digital phase-locked loop (ADPLL) intended for wireline, digital clocking, and less stringent wireless systems. The ADPLL architecture introduces a look-ahead time-to-digital converter that exploits a deterministic phase prediction to reduce power consumption and phase detection complexity. The ADPLL is realized in 40-nm CMOS and has the smallest reported area of 0.0625 mm(2) among LC-tank oscillators while providing fractional-N operation, wide tuning range of 45% (from 9.4 to 14.8 GHz), very low voltage supply sensitivity of 80 MHz/V, and integrated figure-of-merit jitter (FoM(jitter)) better than -230 dB. A separate identical ADPLL was implemented using an RO instead, for completeness and systematic comparisons.
引用
收藏
页码:4241 / 4254
页数:14
相关论文
共 50 条
  • [1] A 56.4-to-63.4GHz Spurious-Free All-Digital Fractional-N PLL in 65nm CMOS
    Wu, Wanghua
    Bai, Xuefei
    Staszewski, Robert Bogdan
    Long, John R.
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 352 - +
  • [2] A 50-to-66GHz 65nm CMOS All-Digital Fractional-N PLL with 220fsrms Jitter
    Hussein, Ahmed
    Vasadi, Sriharsha
    Soliman, Mazen
    Paramesh, Jeyanandh
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 326 - 326
  • [3] A 56.4-to-63.4 GHz Multi-Rate All-Digital Fractional-N PLL for FMCW Radar Applications in 65 nm CMOS
    Wu, Wanghua
    Staszewski, Robert Bogdan
    Long, John R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (05) : 1081 - 1096
  • [4] A Wide Tuning Range (1 GHz-to-15 GHz) Fractional-N All-Digital PLL in 45nm SOI
    Rylyakov, Alexander
    Tierno, Jose
    English, George
    Sperling, Michael
    Friedman, Daniel
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 431 - +
  • [5] A 1.35GHz All-Digital Fractional-N PLL with Adaptive Loop Gain Controller and Fractional Divider
    Kim, Deok-Soo
    Song, Heesoo
    Kim, Taeho
    Kim, Suhwan
    Jeong, Deog-Kyoon
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 161 - 164
  • [6] A 0.3-1.4 GHz All-Digital Fractional-N PLL With Adaptive Loop Gain Controller
    Kim, Deok-Soo
    Song, Heesoo
    Kim, Taeho
    Kim, Suhwan
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2300 - 2311
  • [7] A Compact Transformer-Based Fractional-N ADPLL in 10-nm FinFET CMOS
    Li, Chao-Chieh
    Yuan, Min-Shueh
    Liao, Chia-Chun
    Chang, Chih-Hsien
    Lin, Yu-Tso
    Tsai, Tsung-Hsien
    Huang, Tien-Chien
    Liao, Hsien-Yuan
    Lu, Chung-Ting
    Kuo, Hung-Yi
    Ximenes, Augusto Ronchini
    Staszewski, Robert Bogdan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (05) : 1881 - 1891
  • [8] A 0.034mm2, 725fs RMS Jitter, 1.8%/ V Frequency-Pushing, 10.8-19.3GHz Transformer-Based Fractional-N All-Digital PLL in 10nm FinFET CMOS
    Li, Chao-Chieh
    Tsai, Tsung-Hsien
    Yuan, Min-Shueh
    Liao, Chia-Chun
    Chang, Chih-Hsien
    Huang, Tien-Chien
    Liao, Hsien-Yuan
    Lu, Chung-Ting
    Kuo, Hung-Yi
    Hsieh, Kenny
    Chen, Mark
    Ximenes, Augusto
    Staszewski, Robert Bogdan
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [9] A Digital Intensive Fractional-N PLL and All-Digital Self-Calibration Schemes
    Wang, Ping-Ying
    Zhan, Jing-Hong Conan
    Chang, Hsiang-Hui
    Chang, Hsiu-Ming Sherman
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) : 2182 - 2192
  • [10] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44