GPU-based DVB-S2 LDPC decoder with high throughput and fast error floor detection

被引:22
作者
Falcao, G. [1 ,2 ]
Andrade, J. [1 ,2 ]
Silva, V. [1 ,2 ]
Sousa, L. [3 ,4 ]
机构
[1] Univ Coimbra, Dept Elect & Comp Engn, P-3030290 Coimbra, Portugal
[2] Polo II Univ Coimbra, Inst Telecomunicacoes, P-3030290 Coimbra, Portugal
[3] Univ Tecn Lisboa, Dept Elect & Comp Engn, Inst Super Tecn, P-1000029 Lisbon, Portugal
[4] INESC ID, P-1000029 Lisbon, Portugal
关键词
D O I
10.1049/el.2011.0201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new strategy is proposed for implementing computationally intensive high-throughput decoders based on the long length irregular LDPC codes adopted in the DVB-S2 standard. It is supported on manycore graphics processing unit (GPU) architectures, for performing parallel multi-threaded decoding of multiple codewords with reduced accesses to global memory. This novel approach is flexible and scalable, and achieves throughputs superior to the 90 Mbit/s required by the DVB-S2 standard, while at the same time it improves error-correcting performances such as BER and error floors regarding conventional VLSI-based decoders.
引用
收藏
页码:542 / 543
页数:2
相关论文
共 9 条
[1]  
[Anonymous], 2016, Programming massively parallel processors: a hands-on approach
[2]  
[Anonymous], P DES AUT TEST EUR M
[3]   Highly Parallel FPGA Emulation for LDPC Error Floor Characterization in Perpendicular Magnetic Recording Channel [J].
Cai, Yu ;
Jeon, Seungjune ;
Mai, Ken ;
Kumar, B. V. K. Vijaya .
IEEE TRANSACTIONS ON MAGNETICS, 2009, 45 (10) :3761-3764
[4]  
*ETSI, 2001, 302307 EN ETSI
[5]   High coded data rate and multicodeword WiMAX LDPC decoding on Cell/BE [J].
Falcao, G. ;
Silva, V. ;
Sousa, L. ;
Marinho, J. .
ELECTRONICS LETTERS, 2008, 44 (24) :1415-1416
[6]   Massively LDPC Decoding on Multicore Architectures [J].
Falcao, Gabriel ;
Sousa, Leonel ;
Silva, Vitor .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2011, 22 (02) :309-322
[7]   A synthesizable IP core for DVB-S2 LDPC code decoding [J].
Kienle, F ;
Brack, T ;
Wehn, N .
DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2005, :100-105
[8]  
Lin S., 2004, Error Control Coding
[9]   A Parallel Decoding Algorithm of LDPC Codes using CUDA [J].
Wang, Shuang ;
Cheng, Samuel ;
Wu, Qiang .
2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, :171-+