Series Resistance Reduction in Stacked Nanowire FETs for 7-nm CMOS Technology

被引:25
作者
Bansal, Anil Kumar [1 ]
Jain, Ishita [1 ]
Hook, Terence B. [2 ]
Dixit, Abhisek [1 ]
机构
[1] Indian Inst Technol Delhi, Dept Elect Engn, IEC Grp, New Delhi 110016, India
[2] IBM Res, Albany, NY 12203 USA
关键词
Nanowire; FinFET; CMOS; series resistance; TCAD; PERFORMANCE; GATE;
D O I
10.1109/JEDS.2016.2592183
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertically stacked nanowire field effect transistors currently dominate the race to become mainstream devices for 7-nm CMOS technology node. However, these devices are likely to suffer from the issue of nanowire stack position dependent drain current. In this paper, we show that the nanowire located at the bottom of the stack is farthest away from the source/drain silicide contacts and suffers from higher series resistance as compared to the nanowires that are higher up in the stack. It is found that upscaling the diameter of lower nanowires with respect to the upper nanowires improved uniformity of the current in each nanowire, but with the drawback of threshold voltage reduction. We propose to increase source/drain trench silicide depth as a more promising solution to this problem over the nanowire diameter scaling, without compromising on power or performance of these devices.
引用
收藏
页码:266 / 272
页数:7
相关论文
共 23 条
[1]  
[Anonymous], 2015, e-Technologies and Networks for Development (ICeND), 2015 Forth International Conference on
[2]  
[Anonymous], 2013, ADV CAL DEV SIM US G
[3]  
[Anonymous], 2013, SENT DEV UGUID
[4]  
[Anonymous], P IEEE SOI 3D SUBTHR
[5]  
[Anonymous], 2013, Technical Digest-International Electron Devices Meeting, IEDM
[6]   Enhanced Performance of P-FET Omega-Gate SoI Nanowire With Recessed-SiGe Source-Drain Down to 13-nm Gate Length [J].
Barraud, Sylvain ;
Coquand, Remi ;
Hartmann, Jean-Michel ;
Maffini-Alvaro, Virginie ;
Samson, Marie-Pierre ;
Tosti, Lucie ;
Allain, Fabienne .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (09) :1103-1105
[7]  
Cea S. M., 2009, U.S. Patent, Patent No. [12 646, 12646651]
[8]   RELATIONSHIP BETWEEN MEASURED AND INTRINSIC TRANSCONDUCTANCES OF FETS [J].
CHOU, SY ;
ANTONIADIS, DA .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1987, 34 (02) :448-450
[9]   Minimization of MuGFET source/drain resistance using wrap-around NiSi-HDD contacts [J].
Dixit, A. ;
Anil, K. G. ;
Collaert, N. ;
Zimmerman, P. ;
Jurczak, M. ;
De Meyer, K. .
SOLID-STATE ELECTRONICS, 2006, 50 (7-8) :1466-1471
[10]   Analysis of the parasitic S/D resistance in multiple-gate FETs [J].
Dixit, A ;
Kottantharayil, A ;
Collaert, N ;
Goodwin, M ;
Jurezak, M ;
De Meyer, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (06) :1132-1140