High-Dimensional Extension of the TICER Algorithm

被引:5
|
作者
Hao, Limin [1 ]
Shi, Guoyong [1 ]
机构
[1] Shanghai Jiao Tong Univ, Sch Elect Informat & Elect Engn, Dept Micro Nano Elect, Shanghai 200240, Peoples R China
关键词
Integrated circuit modeling; Approximation algorithms; Impedance; Passive networks; Capacitance; Symmetric matrices; Transfer functions; Driving point impedance (DPI); model order reduction; post-layout simulation; realizable RC reduction; time-constant equilibration reduction (TICER); REALIZABLE REDUCTION; MODEL; CIRCUITS; RC;
D O I
10.1109/TCSI.2021.3106390
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The TICER (TIme-Constant Equilibration Reduction) algorithm is a well-known resistor-capacitor (RC) network reduction algorithm. It finds wide applications in integrated circuit post-layout simulation tools. However, the original algorithm is one-dimensional in that each step eliminates one circuit node to obtain an approximately equivalent circuit by connecting additional elements to the neighboring nodes after each elimination. This work extends the TICER algorithm to its high-dimensional version in the sense that each step eliminates a subcircuit as a whole to obtain an approximately equivalent circuit, again by connecting extra elements to the neighboring nodes after each elimination. In practice the high-dimensional TICER (HD-TICER) algorithm finds many advantages over the classical one-dimensional TICER (1D-TICER) algorithm, which is a special case of the HD-TICER algorithm. An elegant mathematical derivation of the HD-TICER algorithm is provided by applying the notion of driving point impedance (DPI). The advantages of the HD-TICER algorithm are demonstrated by application to reductions of some purely resistive networks and RC networks. An approximate time constant estimation method is also provided for selection of a subblock circuit to eliminate.
引用
收藏
页码:4722 / 4734
页数:13
相关论文
共 50 条