Design method for constant power consumption of differential logic circuits

被引:37
|
作者
Tiri, K [1 ]
Verbauwhede, I [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
关键词
D O I
10.1109/DATE.2005.113
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Side channel attacks are a major security concern for smart cards and other embedded devices. They analyze the variations on the power consumption to find the secret key of the encryption algorithm implemented within the security IC. To address this issue, logic gates that have a constant power dissipation independent of the input signals, are used in security ICs. This paper presents a design methodology to create fully connected differential pull down networks. Fully connected differential down networks are transistor networks that for any complementary input combination connect all the internal nodes of the network to one of the external nodes of the network. They are memoryless and for that reason have a constant load capacitance and power consumption. This type of networks is used in specialized logic gates to guarantee a constant contribution of the internal nodes into the total power consumption on the logic gate.
引用
收藏
页码:628 / 633
页数:6
相关论文
共 50 条
  • [41] The Design Method of Logic Circuits based on the Voltage-Input Enhanced Scouting Logic Gates
    Liu, Fan
    Zhang, Sunrui
    Cui, Xiaole
    2022 32ND INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2022, : 136 - 142
  • [42] A novel methodology to reduce leakage power in differential cascode voltage switch logic circuits
    Lakshmikanthan, Preetham
    Nunez, Adrian
    2006 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING, 2006, : 267 - +
  • [43] Low power dual transmission gate adiabatic logic circuits and design of SRAM
    Hu, JP
    Xu, TF
    Yu, JJ
    Xia, YS
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 565 - 568
  • [44] Adiabatic circuits for low power logic
    Akers, LA
    Suram, R
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 286 - 289
  • [45] Deep Learning Approach for Modeling the Power Consumption and Delay of Logic Circuits Employing GNRFET Technology
    Emir, Recep
    Yamacli, Dilek Surekci
    Yamacli, Serhan
    Tekin, Sezai Alper
    ELECTRONICS, 2024, 13 (15)
  • [46] THEORY OF DIFFERENTIAL CURRENT SWITCHES AND LOGIC DESIGN OF TERNARY ECL CIRCUITS AT SWITCH LEVEL
    WU, XW
    ZHANG, ZA
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (06) : 1023 - 1035
  • [47] Multiple-valued logic circuits design using negative differential resistance devices
    Berezowski, Krzysztof S.
    Vrudhula, Sarma B. K.
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2007, 13 (4-6) : 447 - 466
  • [48] A new static differential design style for hybrid SET-CMOS logic circuits
    Abutaleb, M. M.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2015, 14 (01) : 329 - 340
  • [49] Design of Adiabatic Dynamic Differential Logic for DPA-Resistant Secure Integrated Circuits
    Morrison, Matthew A.
    Ranganathan, Nagarajan
    Ligatti, Jay
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1381 - 1389
  • [50] Differential Power Analysis immune design of FinFET based Novel Differential Logic Gate
    Saini, Harjap Singh
    Gupta, Anu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,