Design method for constant power consumption of differential logic circuits

被引:37
|
作者
Tiri, K [1 ]
Verbauwhede, I [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
关键词
D O I
10.1109/DATE.2005.113
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Side channel attacks are a major security concern for smart cards and other embedded devices. They analyze the variations on the power consumption to find the secret key of the encryption algorithm implemented within the security IC. To address this issue, logic gates that have a constant power dissipation independent of the input signals, are used in security ICs. This paper presents a design methodology to create fully connected differential pull down networks. Fully connected differential down networks are transistor networks that for any complementary input combination connect all the internal nodes of the network to one of the external nodes of the network. They are memoryless and for that reason have a constant load capacitance and power consumption. This type of networks is used in specialized logic gates to guarantee a constant contribution of the internal nodes into the total power consumption on the logic gate.
引用
收藏
页码:628 / 633
页数:6
相关论文
共 50 条
  • [21] Design of submicrometer CMOS differential pass-transistor logic circuits
    Pasternak, John H.
    Salama, C.Andre T.
    IEEE Journal of Solid-State Circuits, 1991, 26 (09): : 1249 - 1258
  • [22] Algorithmic Method for the Design of Sequential Circuits with the Use of Logic Elements
    Szczesniak, Adam
    Szczesniak, Zbigniew
    APPLIED SCIENCES-BASEL, 2021, 11 (23):
  • [23] General design method for complementary pass transistor logic circuits
    Avci, M
    Yidirim, T
    ELECTRONICS LETTERS, 2003, 39 (01) : 46 - 48
  • [24] Differential spin Hall MRAM based low power logic circuits and multipliers
    Nehra, Vikas
    Prajapati, Sanjay
    Kumar, T. Nandha
    Kaushik, Brajesh Kumar
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (07)
  • [25] Current-mode differential logic circuits for low power digital systems
    Martin, MN
    Pouliquen, PO
    Andreou, AG
    Fraeman, ME
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 183 - 186
  • [26] Reduction of Garbage Outputs and Constant Inputs in Design of Combinational Circuits Using Reversible Logic
    Sooriamala, A. P.
    Thomas, Aby K.
    Korah, Reeba
    2021 SIXTH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2021, : 330 - 334
  • [27] Switched mode power supply design for low level logic circuits
    Gurnett, KW
    MICROELECTRONICS JOURNAL, 1996, 27 (2-3) : R2 - R4
  • [29] DESIGN OF SEQUENTIAL LOGIC CIRCUITS
    WALKER, BS
    RADIO AND ELECTRONIC ENGINEER, 1974, 44 (01): : 45 - 49
  • [30] A new static differential design style for hybrid SET–CMOS logic circuits
    M. M. Abutaleb
    Journal of Computational Electronics, 2015, 14 : 329 - 340