Design method for constant power consumption of differential logic circuits

被引:37
|
作者
Tiri, K [1 ]
Verbauwhede, I [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
关键词
D O I
10.1109/DATE.2005.113
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Side channel attacks are a major security concern for smart cards and other embedded devices. They analyze the variations on the power consumption to find the secret key of the encryption algorithm implemented within the security IC. To address this issue, logic gates that have a constant power dissipation independent of the input signals, are used in security ICs. This paper presents a design methodology to create fully connected differential pull down networks. Fully connected differential down networks are transistor networks that for any complementary input combination connect all the internal nodes of the network to one of the external nodes of the network. They are memoryless and for that reason have a constant load capacitance and power consumption. This type of networks is used in specialized logic gates to guarantee a constant contribution of the internal nodes into the total power consumption on the logic gate.
引用
收藏
页码:628 / 633
页数:6
相关论文
共 50 条
  • [1] Constant power consumption design of novel differential logic gate for immunity against differential power analysis
    Saini, Harjap
    Gupta, Anu
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (01) : 103 - 109
  • [2] Improved Design of Constant Power Consumption Circuit Based on Differential Pass-transistor Precharge Logic
    Yao Maoqun
    Li Conghui
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (07) : 1834 - 1840
  • [3] DESIGN OF LOW POWER FLUERIC LOGIC CIRCUITS
    TRASK, RP
    ISEMAN, JM
    HYDRAULICS & PNEUMATICS, 1967, 20 (10) : 52 - &
  • [4] Power Optimization Design for Probabilistic Logic Circuits
    Xiao, Ran
    Chen, Chunhong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2593 - 2595
  • [5] A new method for low power design of two-level logic circuits
    Theodoridis, G
    Theoharis, S
    Soudris, D
    Goutis, C
    VLSI DESIGN, 1999, 9 (02) : 147 - 157
  • [6] Power Consumption of Logic Circuits in Ambipolar Carbon Nanotube Technology
    Ben Jamaa, M. Haykel
    Mohanram, Kartik
    De Micheli, Giovanni
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 303 - 306
  • [7] Design of domino logic circuits by an optimization method
    Seyedi, A. S.
    Rasouli, S. H.
    Amirabadi, A.
    Afzali-Kusha, A.
    Lucas, C.
    Forouzandeh, B.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, : 260 - +
  • [8] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [9] Symmetric Adiabatic Logic Circuits against Differential Power Analysis
    Choi, Byong-Deok
    Kim, Kyung Eun
    Chung, Ki-Seok
    Kim, Dong Kyue
    ETRI JOURNAL, 2010, 32 (01) : 166 - 168
  • [10] CONSTANT-CURRENT DESIGN OF TUNNEL-DIODE LOGIC CIRCUITS
    SEAR, BE
    IEEE TRANSACTIONS ON CIRCUIT THEORY, 1963, CT10 (01): : 48 - &