Impact of Electrostatic Coupling and Wafer-Bonding Defects on Delay Testing of Monolithic 3D Integrated Circuits

被引:28
作者
Koneru, Abhishek [1 ,4 ]
Kannan, Sukeshwar [2 ,5 ]
Chakrabarty, Krishnendu [3 ]
机构
[1] Duke Univ, Durham, NC 27708 USA
[2] GLOBALFOUNDRIES US Inc, Malta, NY USA
[3] Duke Univ, Elect & Comp Engn, Box 90291,130 Hudson Hall, Durham, NC 27708 USA
[4] 101 Sci Dr,2515 FCIEMAS, Durham, NC 27708 USA
[5] 400 Stone Break Rd Extens, Malta, NY 12020 USA
关键词
Monolithic 3D integration; electrostatic coupling; wafer bonding; interlayer vias; TECHNOLOGIES;
D O I
10.1145/3041026
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic three-dimensional (M3D) integration is gaining momentum, as it has the potential to achieve significantly higher device density compared to 3D integration based on through-silicon vias. M3D integration uses several techniques that are not used in the fabrication of conventional integrated circuits (ICs). Therefore, a detailed analysis of the M3D fabrication process is required to understand the impact of defects that are likely to occur during chip fabrication. In this article, we first analyze electrostatic coupling in M3D ICs, which arises due to the aggressive scaling of the interlayer dielectric (ILD) thickness. We then analyze defects that arise due to voids created during wafer bonding, a key step in most M3D fabrication processes. We quantify the impact of these defects on the threshold voltage of a top-layer transistor in an M3D IC. We also show that wafer-bonding defects can lead to a change in the resistance of interlayer vias (ILVs), and in some cases lead to an open in an ILV or a short between two ILVs. We then analyze the impact of these defects on path delays using HSpice simulations. We study their impact on the effectiveness of delay-test patterns for multiple instances of IWLS 2005 benchmarks in which these defects were randomly injected. Our results show that the timing characteristics of an M3D IC can be significantly altered due to coupling and wafer-bonding defects if the thickness of its ILD is less than 100nm. Therefore, for such M3D ICs, test-generation methods must be enhanced to take M3D fabrication defects into account.
引用
收藏
页数:23
相关论文
共 37 条
[1]   Damascene copper electroplating for chip interconnections [J].
Andricacos, PC ;
Uzoh, C ;
Dukovic, JO ;
Horkans, J ;
Deligianni, H .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1998, 42 (05) :567-574
[2]  
[Anonymous], 2012, P IEEE 11 INT C SOLI
[3]  
Arabi K., 2015, ISPD, P1
[4]  
Augendre E., 2014, US Patent No, Patent No. [8,853,785, 8853785]
[5]  
Batude P, 2011, 2011 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
[6]  
Batude P., 2015, 2015 Symposium on VLSI Technology, pT48, DOI 10.1109/VLSIT.2015.7223698
[7]   3-D Sequential Integration: A Key Enabling Technology for Heterogeneous Co-Integration of New Function With CMOS [J].
Batude, Perrine ;
Ernst, Thomas ;
Arcamone, Julien ;
Arndt, Gregory ;
Coudrain, Perceval ;
Gaillardon, Pierre-Emmanuel .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (04) :714-722
[8]  
Billoint O, 2015, DES AUT TEST EUROPE, P1192
[9]   Direct Bonding: a Key Enabler for 3D Monolithic Integration [J].
Brunet, L. ;
Batude, P. ;
Fournel, F. ;
Benaissa, L. ;
Fenouillet-Beranger, C. ;
Pasini, L. ;
Deprat, F. ;
Previtali, B. ;
Ponthenier, F. ;
Seignard, A. ;
Euvrard-Colnat, C. ;
Rivoire, M. ;
Besson, P. ;
Arvet, C. ;
Beche, E. ;
Rozeau, O. ;
Billoint, O. ;
Turkyilmaz, O. ;
Clermidy, F. ;
Signamarcheix, T. ;
Vinet, M. .
SEMICONDUCTOR WAFER BONDING 13: SCIENCE, TECHNOLOGY, AND APPLICATIONS, 2014, 64 (05) :381-390
[10]   Sequential lateral solidification of silicon thin films on low-k dielectrics for low temperature integration [J].
Carta, Fabio ;
Gates, Stephen M. ;
Limanov, Alexander B. ;
Hlaing, Htay ;
Im, James S. ;
Edelstein, Daniel C. ;
Kymissis, Ioannis .
APPLIED PHYSICS LETTERS, 2014, 105 (24)