Dual Active-Capacitive-Feedback Compensation for Low-Power Large-Capacitive-Load Three-Stage Amplifiers

被引:72
作者
Guo, Song [1 ]
Lee, Hoi [1 ]
机构
[1] Univ Texas Dallas, Dept Elect Engn, Richardson, TX 75080 USA
关键词
Amplifier; dual active-capacitive-feedback compensation; frequency compensation; large-capacitive-load amplifier; multi-stage amplifier; three-stage amplifier; NESTED-MILLER COMPENSATION; CONTROL FREQUENCY COMPENSATION; LOW-DROPOUT REGULATOR; MULTISTAGE AMPLIFIERS; OPERATIONAL-AMPLIFIER; DESIGN;
D O I
10.1109/JSSC.2010.2092994
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dual active-capacitive-feedback compensation (DACFC) scheme for low-power three-stage amplifiers with large capacitive loads is presented in this paper. Dual high-speed active-capacitive-feedback paths enable the non-dominant complex poles of the amplifier to be located at high frequencies for bandwidth extension under low-power condition. The proposed DACFC amplifier also consists of two left-half-plane (LHP) zeros that relax the stability criteria for further improving the gain-bandwidth product (GBW) and reducing the required compensation capacitance of the amplifier. Moreover, the transient response of the DACFC amplifier is enhanced via the use of the small compensation capacitance and the presence of push-pull second and output stages. Two three-stage amplifiers using the proposed DACFC and the well-known nested Miller compensation (NMC) have been implemented in a standard 0.35-mu m CMOS process. The proposed DACFC amplifier uses a total compensation capacitance of 2.2 pF and is robust in stability with a phase margin of >58 degrees under the variation of the load capacitance between 300 pF and 800 pF. When driving a 500-pF//25-k Omega load, the DACFC three-stage amplifier improves the GBW-to-power by 66 times, enhances the slew rate-to-power by 51 times, and reduces the chip area by 33 times, as compared to the conventional NMC counterpart.
引用
收藏
页码:452 / 464
页数:13
相关论文
共 26 条
  • [1] CHERRY EM, 1982, J AUDIO ENG SOC, V30, P295
  • [2] ANALYSIS OF THE SETTLING BEHAVIOR OF AN OPERATIONAL-AMPLIFIER
    CHUANG, CT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (01) : 74 - 80
  • [3] A 100-MHZ 100-DB OPERATIONAL-AMPLIFIER WITH MULTIPATH NESTED MILLER COMPENSATION STRUCTURE
    ESCHAUZIER, RGH
    KERKLAAN, LPT
    HUIJSING, JH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1709 - 1717
  • [4] EUL H, 2006, IEEE ISSCC FEB, P21
  • [5] Evans D, 2004, ISPSD '04: PROCEEDINGS OF THE 16TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, P77
  • [6] Single miller capacitor frequency compensation technique for low-power multistage amplifiers
    Fan, XH
    Mishra, C
    Sánchez-Sinencio, E
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (03) : 584 - 592
  • [7] Advances in reversed nested Miller compensation
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (07) : 1459 - 1470
  • [8] Improved reversed nested Miller frequency compensation technique with voltage buffer and resistor
    Grasso, Alfio Dario
    Marano, Davide
    Palumbo, Gaetano
    Pennisi, Salvatore
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (05) : 382 - 386
  • [9] Dual active-capacitive-feedback compensation for area-efficient three-stage amplifiers
    Guo, Song
    Lee, Hoi
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2188 - 2191
  • [10] A Capacitor-Less CMOS Active Feedback Low-Dropout Regulator With Slew-Rate Enhancement for Portable On-Chip Application
    Ho, Edward N. Y.
    Mok, Philip K. T.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (02) : 80 - 84