A 4.5 fJ/conversion-step 10-bit 0.6V Asynchronous SAR ADC for Battery-free Miniature Sensor Nodes in 65nm CMOS

被引:0
|
作者
Dadashi, Ali [1 ]
Berg, Yngvar [1 ]
Mirmotahari, Omid [1 ]
机构
[1] Univ Oslo, Dept Informat, Oslo, Norway
来源
PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019) | 2019年
关键词
Ultra-Low-power (ULP); successive-approximation-register (SAR) analog-to-digital converter (ADC);
D O I
10.23919/mixdes.2019.8787150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 0.6-V energy-efficient 10-bit Asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) with internal clock generator. Also a multiplexer is designed to serially transfer the output bits to outside the chip. A novel capacitive array also is proposed in this paper. The prototype is designed and fabricated in a 65-nm CMOS with a core size of 290 mu m x 130 mu m (0.0377 mm2). At 2.4 KS/s and Nyquist rate input, it consumes 4 nW at 0.6-V supply with an achieved signal-to-noise-and distortion ratio of 53.2 dB and a resulting figure of merit (FOM) of 4.5 fJ/conv.-step. Prototyped in a low-power 65 nm CMOS process, the ADC achieves an INL and DNL of 1.57 LSB and 0.95 LSB respectively at 0.6 V supply.
引用
收藏
页码:129 / 132
页数:4
相关论文
共 50 条
  • [31] A 1.5GS/s 6bit 2bit/Step Asynchronous Time Interleaved SAR ADC in 65nm CMOS
    Wang, Zhaorui
    Chen, Yong
    Qian, He
    CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2012 (CSTIC 2012), 2012, 44 (01): : 121 - 125
  • [32] A Low-Power 10-bit VCM-Based SAR ADC with 15.4-fJ/conv in 65-nm CMOS
    Carvalho, Matheus B. S.
    dos Santos, Tawan Chrysther
    de Oliveira, Renan D. P.
    Girardi, Alessandro G.
    de Aguirre, Paulo Cesar C.
    2024 ARGENTINE CONFERENCE ON ELECTRONICS, CAE, 2024, : 109 - 114
  • [33] A 0.6V 8b 100MS/s SAR ADC with Minimized DAC Capacitance and Switching Energy in 65nm CMOS
    Wu, Wen-Lan
    Zhu, Yan
    Ding, Li
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    Seng-Pan, U.
    Martins, Rui Paulo
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2239 - 2242
  • [34] A 0.05mm2 0.6V 500kS/s 14.3fJ/Conversion-step 11-bit Two-step Switching SAR ADC for 3-Dimensional Stacking CMOS Imager
    Lin, Jin-Yi
    Huang, Hsin-Yuan
    Hsieh, Chih-Cheng
    Chen, Hung-I
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 165 - 168
  • [35] A 10-bit 300-MS/s asynchronous SAR ADC with strategy of optimizing settling time for capacitive DAC in 65 nm CMOS
    Liang, Yuhua
    Zhu, Zhangming
    Ding, Ruixue
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 988 - 995
  • [36] A 0.4 V 1.94 fJ/conversion-step 10 bit 750 kS/s SAR ADC with Input-Range-Adaptive Switching
    Lee, Pei-Chen
    Lin, Jin-Yi
    Hsieh, Chih-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (12) : 2149 - 2157
  • [37] A 0.5 V 1.1 MS/sec 6.3 fJ/Conversion-Step SAR-ADC With Tri-Level Comparator in 40 nm CMOS
    Shikata, Akira
    Sekimoto, Ryota
    Kuroda, Tadahiro
    Ishikuro, Hiroki
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) : 1022 - 1030
  • [38] A 0.85fJ/conversion-step 10b 200kS/s Subranging SAR ADC in 40nm CMOS
    Tai, Hung-Yen
    Hu, Yao-Sheng
    Chen, Hung-Wei
    Chen, Hsin-Shu
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 196 - +
  • [39] A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS
    Ma Jun
    Guo Yawei
    Wu Yue
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [40] A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS
    马俊
    郭亚炜
    吴越
    程旭
    曾晓洋
    Journal of Semiconductors, 2013, 34 (08) : 162 - 171