Efficient VLSI layout of edge product networks

被引:0
|
作者
Bakhshi, Saeedeh [1 ]
Sarbazi-Azad, Hamid [1 ]
机构
[1] IPM Sch Comp Sci, Tehran, Iran
来源
DELTA 2008: FOURTH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS | 2008年
关键词
D O I
10.1109/DELTA.2008.59
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The interconnection network between the processor cores in multiprocessors on chip has a crucial impact on the performance. Efficient VLSI layout area of such networks can result in lower costs and better performance. Layouts with more compact area can lead in shorter wires and therefore the signal propagation through the wires may take place in shorter time. In this paper, we study the VLSI layout bounds of a new product network, called the Edge Graph Product. Lower bounds are usually computed by the crossing number and bisection width of the topological graphs. For computing the bisection width and crossing number of the edge graph product, we use the obtained upper bound on maximal congestion. We also represent efficient upper bounds on the layout area and maximum wire length by constructing layouts based on separators and bifurcators.
引用
收藏
页码:555 / 560
页数:6
相关论文
共 50 条
  • [1] Efficient VLSI layouts for homogeneous product networks
    Fernandez, A
    Efe, K
    IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (10) : 1070 - 1082
  • [2] VLSI layout of Benes networks
    Manuel, Paul
    Qureshi, Kalim
    William, Albert
    Muthumalai, Albert
    JOURNAL OF DISCRETE MATHEMATICAL SCIENCES & CRYPTOGRAPHY, 2007, 10 (04) : 461 - 472
  • [3] VLSI layout and packaging of butterfly networks
    Yeh, Chi-Hsiang
    Parhami, Behrooz
    Varvarigos, E.A.
    Lee, H.
    Annual ACM Symposium on Parallel Algorithms and Architectures, 2000, : 196 - 205
  • [4] Multilayer VLSI layout for interconnection networks
    Yeh, CH
    Varvarigos, EA
    Parhami, B
    2000 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, PROCEEDINGS, 2000, : 33 - 40
  • [5] The recursive grid layout scheme for VLSI layout of hierarchical networks
    Yeh, CH
    Parhami, B
    Varvarigos, EA
    IPPS/SPDP 1999: 13TH INTERNATIONAL PARALLEL PROCESSING SYMPOSIUM & 10TH SYMPOSIUM ON PARALLEL AND DISTRIBUTED PROCESSING, PROCEEDINGS, 1999, : 441 - 445
  • [6] Efficient VLSI Layout of WK-Recursive and WK-Pyramid Interconnection Networks
    Bakhshi, Saeedeh
    Sarbazi-Azad, Hamid
    ADVANCES IN COMPUTER SCIENCE AND ENGINEERING, 2008, 6 : 123 - 129
  • [7] Optimal layout for butterfly networks in multilayer VLSI
    Yeh, CH
    2003 INTERNATIONAL CONFERENCE ON PARALLEL PROCESSING, PROCEEDINGS, 2003, : 379 - 388
  • [8] Optimal layout for butterfly networks in multilayer VLSI
    Dept. of Electrical and Computer Engineering, Queen's University, Kingston
    ON
    K7L 3N6, Canada
    The International Association for Computers and Communications (IACC), 1600, 379-388 (2003):
  • [9] Efficient cell-based migration of VLSI layout
    Shaphir, Eugene
    Pinter, Ron Y.
    Wimer, Shmuel
    OPTIMIZATION AND ENGINEERING, 2015, 16 (01) : 203 - 223
  • [10] Efficient cell-based migration of VLSI layout
    Eugene Shaphir
    Ron Y. Pinter
    Shmuel Wimer
    Optimization and Engineering, 2015, 16 : 203 - 223