A 16-Bit 100 to 160 MS/s SiGe BiCMOS Pipelined ADC With 100 dBFS SFDR

被引:12
作者
Payne, Robert [1 ]
Corsi, Marco [1 ]
Smith, David [1 ]
Hsieh, Tien-Ling [1 ]
Kaylor, Scott [1 ]
机构
[1] Texas Instruments Inc, High Performance Analog Div, Dallas, TX 75243 USA
关键词
ADC; analog-to-digital; complementary bipolar; converter; current mode; linearization; pipeline; SiGe; SOI; track-and-hold;
D O I
10.1109/JSSC.2010.2074650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 16-bit analog-to-digital converter designed in a complementary SiGe BiCMOS SOI process. The high-performance complementary BJTs lead to a switched-current approach to the signal processing. Although it uses a fairly traditional four-stage pipeline architecture, several techniques are incorporated to achieve 16 bits of distortion performance at a sample rate of up to 160 MHz. For improved high input frequency linearity we describe a track and hold with a sampling instant modulation scheme. For stability of the current-mode DAC over signal swing and temperature we describe a scheme to increase the output impedance of the first sub-DAC. At a sample clock frequency of 122 MHz, prototype silicon exhibits a spurious-free dynamic range of 100 dBc through the first two Nyquist zones and a signal-to noise ratio of 77 dB. With a 160 MHz sampling clock, the measured SFDR is better than 90 dBc and the SNR is better than 74.5 dB. The ADC dissipates 1.6 W from 5 V and 3.3 V supplies.
引用
收藏
页码:2613 / 2622
页数:10
相关论文
共 6 条
[1]  
Ali Ahmed M. A., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P292, DOI 10.1109/ISSCC.2010.5433923
[2]   A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter [J].
Ali, Ahmed M. A. ;
Dillon, Christopher ;
Sneed, Robert ;
Morgan, Andrew S. ;
Bardsley, Scott ;
Komblum, John ;
Wu, Lu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1846-1855
[3]  
[Anonymous], 2009, IEEE ISSCC
[4]  
El-Kareh B, 2003, BCTM PROC, P211
[5]   A 14-bit 100-msample/s subranging ADC [J].
Moreland, C ;
Murden, F ;
Elliott, M ;
Young, J ;
Hensley, M ;
Stop, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1791-1798
[6]  
Payne Robert, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P294, DOI 10.1109/ISSCC.2010.5433928