Improved short-channel FET performance with virtual extensions

被引:1
作者
Connelly, D [1 ]
Faulkner, C [1 ]
Clifton, PA [1 ]
Grupp, DE [1 ]
机构
[1] Acorn Technol, Palo Alto, CA 93406 USA
关键词
CMOS; MOS devices; MOSFETs; semiconductor device modeling; silicon; simulation;
D O I
10.1109/TED.2005.860778
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Here, for the first time, a method is presented to use electrostatic coupling from a metal of appropriate workfunction, separated from the extension region by a thin insulator, to create an electrostatically-induced charge layer in doped source/drain CMOS. This "virtual extension" allows for lower extension doping and increased underlap between the doped extension and the gate, "sharpening" the carrier profile and improving short-channel device performance. In one example, clock-limiting n-FET switching currents are improved 25% using this approach. However, the improvement in switching speed due to this higher current is partially offset by capacitance between the metal overlap and the extension.
引用
收藏
页码:146 / 152
页数:7
相关论文
共 19 条
[1]  
[Anonymous], 2004, INT TECHNOLOGY ROADM
[2]  
ANTONIADIS D, WELL TEMPERED MOSFET
[3]   TRANSITION FROM MOS TO SCHOTTKY-CONTACT BEHAVIOR IN YB-SIO2-SI TUNNELING JUNCTIONS WITH EXTREMELY THIN SIO2 LAYER [J].
BAUERNSCHMITT, P ;
LINDOLF, J ;
KUNZE, U .
MICROELECTRONIC ENGINEERING, 1993, 22 (1-4) :105-108
[4]   MOSFET modeling into the ballistic regime [J].
Bude, JD .
2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, :23-26
[5]   Optimizing Schottky S/D offset for 25-nm dual-gate CMOS performance [J].
Connelly, D ;
Faulkner, C ;
Grupp, DE .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (06) :411-413
[6]   Macroscopic simulation of quantum mechanical effects in 2-D MOS devices via the density gradient method [J].
Connelly, D ;
Yu, ZP ;
Yergeau, D .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (04) :619-626
[7]   Improved device technology evaluation and optimization [J].
Connelly, D ;
Foisy, M .
2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, :155-158
[8]   An improved electron and hole mobility model for general purpose device simulation [J].
Darwish, MN ;
Lentz, JL ;
Pinto, MR ;
Zeitzoff, PM ;
Krutsick, TJ ;
Vuong, HH .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (09) :1529-1538
[9]   A dynamic source-drain extension (DSDE) MOSFET using a separately biased conductive spacer [J].
Gonzalez, F ;
Mathew, SJ ;
Chediak, JA .
2001 INTERNATIONAL SEMICONDUCTOR DEVICE RESEARCH SYMPOSIUM, PROCEEDINGS, 2001, :645-648
[10]   Optimization of the nonoverlap length in Decanano MOS devices with 2-D QM simulations [J].
Gusmeroli, R ;
Spinelli, AS ;
Pirovano, A ;
Lacaita, AL ;
Boeuf, F ;
Skotnicki, T .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (11) :1849-1855