A SAR-Assisted Two-Stage Pipeline ADC

被引:167
作者
Lee, Chun C. [1 ]
Flynn, Michael P. [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Univ Michigan, Dept Elect & Comp Engn, Ann Arbor, MI 48109 USA
关键词
Analog-digital conversion; data conversion; low-power; successive approximation architecture; switched-capacitor circuits; DIGITAL-BACKGROUND CALIBRATION; 10-BIT;
D O I
10.1109/JSSC.2011.2108133
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Successive approximation register (SAR) ADC architectures are popular for achieving high energy efficiency but they suffer from resolution and speed limitations. On the other hand pipeline ADC architectures can achieve high resolution and speed but have lower energy-efficiency and are more complex. We propose a two-stage pipeline ADC architecture with a large first-stage resolution, enabled with the help of a SAR-based sub-ADC. The prototype 12b 50 MS/s ADC achieves an ENOB of 10.4b at Nyquist, and a figure-of-merit of 52 fJ/conversion-step. The ADC achieves low-power, high-resolution and high-speed operation without calibration. The ADC is fabricated in 65 nm and 90 nm CMOS and occupies a core area of only 0.16 mm(2).
引用
收藏
页码:859 / 869
页数:11
相关论文
共 25 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]  
[Anonymous], 2009, IEEE ISSCC
[3]  
BROOKS L, 2007, IEEE INT SOL STAT CI, P460
[4]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[5]  
Craninckx J., 2007, IEEE ISSCC, P246
[6]   Comparator-based switched-capacitor circuits for scaled CMOS technologies [J].
Fiorenza, John K. ;
Sepke, Todd ;
Holloway, Peter ;
Sodini, Charles G. ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2658-2668
[7]  
Furuta Masanori, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P382, DOI 10.1109/ISSCC.2010.5433968
[8]  
Giannini V., 2008, IEEE ISSCC, P238, DOI DOI 10.1109/ISSCC.2008.4523145
[9]  
GORBATENKO GG, 1966, IEEE NATL CONVETION
[10]  
Hurrell Chistopher Peter, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P378, DOI 10.1109/ISSCC.2010.5433829