Low-voltage low-power CMOS full adder

被引:131
作者
Radhakrishnan, D [1 ]
机构
[1] Nanyang Technol Univ, Singapore 2263, Singapore
来源
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS | 2001年 / 148卷 / 01期
关键词
D O I
10.1049/ip-cds:20010170
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power design of VLSI circuits has been identified as a critical technological need in recent years due to the high demand for portable consumer electronics products. In this regard many innovative designs for basic logic functions using pass transistors and transmission gates have appeared in the literature recently. These designs relied on the intuition and cleverness of the designers, without involving formal design procedures. Hence. a formal design procedure for realising a minimal transistor CMOS pass network XOR-XNOR cell, that is Fully compensated For threshold voltage drop in MOS transistors, is presented. This new cell can reliably operate within certain bounds when the power supply voltage is: scaled down, as long as due consideration is given to the sizing of the MOS transistors during the initial design step. A low transistor count full adder cell using the new XOR-XNOR cell is also presented.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 22 条
  • [1] ABUSHAMA E, 1996, P INT S CIRC SYST, V4, P49
  • [2] DESIGNING LOW-POWER DIGITAL CMOS
    BLAIR, GM
    [J]. ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1994, 6 (05): : 229 - 236
  • [3] Design of high-speed low-power 3-2 counter and 4-2 compressor for fast multipliers
    Hsiao, SF
    Jiang, MR
    Yeh, JS
    [J]. ELECTRONICS LETTERS, 1998, 34 (04) : 341 - 343
  • [4] A new low-voltage full adder circuit
    Lee, HH
    Sobelman, GE
    [J]. SEVENTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1997, : 88 - 92
  • [5] Lee HH, 1997, P IEEE INT ASIC C&E, P225, DOI 10.1109/ASIC.1997.617010
  • [6] Morinaka H, 1996, IEICE T ELECTRON, VE79C, P530
  • [7] NJOLSTAD T, 1996, P IEEE INT S CIRC SY, V4, P45
  • [8] ANALYSIS AND SYNTHESIS OF COMBINATIONAL PASS TRANSISTOR-CIRCUITS
    PEDRON, C
    STAUFFER, A
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (07) : 775 - 786
  • [9] FORMAL DESIGN PROCEDURES FOR PASS TRANSISTOR SWITCHING-CIRCUITS
    RADHAKRISHNAN, D
    WHITAKER, SR
    MAKI, GK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 531 - 536
  • [10] DESIGN OF CMOS CIRCUITS
    RADHAKRISHNAN, D
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (01): : 83 - 90