A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS

被引:0
|
作者
Zhang, Lei [1 ]
Lin, Lin [1 ]
Zhu, Xinxin [1 ]
Wang, Yan [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
PLL; VCO; low phase noise; low power; doubler;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated THz phase-locked loop (PLL) is proposed. It is consists of a fundamental PLL and a frequency doubler. In order to improve the oscillation frequency and reduced the phase noise, a feedback network composed of buffer amplifiers and capacitors is introduced to the voltage-controlled oscillator (VCO). The wide locking-range divider chain of PLL consists of an injection-locked frequency divider (ILFD) with a 3-bit binary-weighted switch-capacitor bank, current mode logic (CML) dividers, a multiple modulus divider (MMD). The proposed circuit was designed in a 65-nm CMOS process, and the VCO achieves a tuning range of 16.4% from 66GHz to 76GHz with a phase noise of -97dBc/Hz at 1MHz offset while consuming only 6.5mW. After the VCO, a broadband high efficiency frequency doubler can make output frequency from 132GHz to 152GHz with the fundamental rejection is larger than 20dB. The PLL achieves an excellent phase noise of -86 dBc/Hz in 144GHz at 1MHz offset, consuming 40.1mW of power
引用
收藏
页数:2
相关论文
共 50 条
  • [41] A 65-nm CMOS 8-GHz Injection Locked Oscillator for HDR UWB Applications
    Toupe, Romaric
    Deval, Yann
    Badets, Franck
    Begueret, Jean-Baptiste
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 106 - +
  • [42] 1.2-17.6 GHz Ring-Oscillator-Based Phase-Locked Loop with Injection Locking in 65 nm Complementary Metal Oxide Semiconductor
    Lee, Sang-yeop
    Ito, Hiroyuki
    Amakawa, Shuhei
    Tanoi, Satoru
    Ishihara, Noboru
    Masu, Kazuya
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (02)
  • [43] A 60-GHz phase-locked loop with inductor-less prescaler in 90-nm CMOS
    Hoshino, Hiroaki
    Tachibana, Ryoichi
    Mitomo, Toshiya
    Ono, Naoko
    Yoshihara, Yoshiaki
    Fujimoto, Ryuichi
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 472 - +
  • [44] A 2.2-2.4 GHz Self-aligned Sub-harmonically Injection-locked Phase-locked Loop using 65 nm CMOS Process
    Yeh, Yen-Liang
    Lu, Cheng-Han
    Li, Meng-Han
    Chang, Hong-Yeh
    Chen, Kevin
    2014 9TH EUROPEAN MICROWAVE INTEGRATED CIRCUIT CONFERENCE (EUMIC), 2014, : 269 - 272
  • [45] A 0.56 THz Phase-Locked Frequency Synthesizer in 65 nm CMOS Technology
    Zhao, Yan
    Chen, Zuow-Zun
    Du, Yuan
    Li, Yilei
    Al Hadi, Richard
    Virbila, Gabriel
    Xu, Yinuo
    Kim, Yanghyo
    Tang, Adrian
    Reck, Theodore J.
    Chang, Mau-Chung Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 3005 - 3019
  • [46] A Wideband Injection-Locking Scheme and Quadrature Phase Generation in 65-nm CMOS
    Raj, Mayank
    Emami, Azita
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (04) : 763 - 772
  • [47] A 50-GHz phase-locked loop in 130-mm CMOS
    Cao, Changhua
    Ding, Yanping
    O, Kenneth K.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 21 - 24
  • [48] A 50-GHz phase-locked loop in 0.13-μm CMOS
    Cao, Changhua
    Ding, Yanping
    Kenneth, K. O.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) : 1649 - 1656
  • [49] A heterodyne phase locked loop with GHz acquisition range for coherent locking of semiconductor lasers in 0.13μm CMOS
    Aflatouni, Firooz
    Momeni, Omeed
    Hashemi, Hossein
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 463 - 466
  • [50] A 1.3V 1.04GHz-1.30GHz CMOS phase-locked loop
    Sheen, RRB
    Chen, OTC
    Chang, RCH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 569 - 572