A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS

被引:0
|
作者
Zhang, Lei [1 ]
Lin, Lin [1 ]
Zhu, Xinxin [1 ]
Wang, Yan [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
来源
2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC) | 2017年
关键词
PLL; VCO; low phase noise; low power; doubler;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated THz phase-locked loop (PLL) is proposed. It is consists of a fundamental PLL and a frequency doubler. In order to improve the oscillation frequency and reduced the phase noise, a feedback network composed of buffer amplifiers and capacitors is introduced to the voltage-controlled oscillator (VCO). The wide locking-range divider chain of PLL consists of an injection-locked frequency divider (ILFD) with a 3-bit binary-weighted switch-capacitor bank, current mode logic (CML) dividers, a multiple modulus divider (MMD). The proposed circuit was designed in a 65-nm CMOS process, and the VCO achieves a tuning range of 16.4% from 66GHz to 76GHz with a phase noise of -97dBc/Hz at 1MHz offset while consuming only 6.5mW. After the VCO, a broadband high efficiency frequency doubler can make output frequency from 132GHz to 152GHz with the fundamental rejection is larger than 20dB. The PLL achieves an excellent phase noise of -86 dBc/Hz in 144GHz at 1MHz offset, consuming 40.1mW of power
引用
收藏
页数:2
相关论文
共 50 条
  • [41] A SYSTEM-ON-CHIP 1.5 GHz PHASE LOCKED LOOP REALIZED USING 40 nm CMOS TECHNOLOGY
    Wang, Weiyin
    Chen, Xiangjie
    Wong, Hei
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2018, 31 (01) : 101 - 113
  • [42] A Low Noise and Wide Tuning Range Integrated Phase-Locked Loop
    Shi, Zhan
    Tang, Zhenan
    Wu, Hao
    Cai, Hong
    7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,
  • [43] CMOS die area temperature compensation using a phase-locked loop with thermal-feedback
    S. A. Gorji Zadeh
    Karim Allidina
    Paul-Vahe Cicek
    Frederic Nabki
    M. N. El-Gamal
    Analog Integrated Circuits and Signal Processing, 2022, 113 : 315 - 329
  • [44] CMOS die area temperature compensation using a phase-locked loop with thermal-feedback
    Zadeh, S. A. Gorji
    Allidina, Karim
    Cicek, Paul-Vahe
    Nabki, Frederic
    El-Gamal, M. N.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (03) : 315 - 329
  • [45] A power-efficient wide-range phase-locked loop
    Chen, OTC
    Sheen, RRB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 51 - 62
  • [46] A 65nm CMOS Low-Power MedRadio-band Integer-N Cascaded Phase-Locked Loop for Implantable Medical Systems
    Wang, Yi-Xiao
    Chen, Wei-Ming
    Wu, Chung-Yu
    2014 36TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2014, : 642 - 645
  • [47] A 1.2V-to-0.4V 3.2GHz-to-14.3MHz Power-Efficient 3-Port Register File in 65-nm CMOS
    Sarfraz, Khawar
    Chan, Mansun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (02) : 360 - 372
  • [48] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems
    Chen, Yi-Wei
    Hong, Hao-Chiao
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137
  • [49] Implementation and Analysis of Fast Locking 5GHz Phase Locked Loop
    Sudara, M. D.
    Wijesinghe, V. S.
    Serasinghe, D. M.
    Thilakaratne, J. G. D. A.
    Thayaparan, Subramaniam
    2016 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE), 2016, : 16 - 20
  • [50] Design of 120:1 Frequency Divider for a 12.6 GHz Phase-Locked Loop
    Duong, H. T.
    Tran, N.
    Huynh, A. T.
    Le, H. V.
    Skafidas, E.
    2014 1ST AUSTRALIAN MICROWAVE SYMPOSIUM (AMS), 2014, : 33 - 34