A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS

被引:0
|
作者
Zhang, Lei [1 ]
Lin, Lin [1 ]
Zhu, Xinxin [1 ]
Wang, Yan [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
关键词
PLL; VCO; low phase noise; low power; doubler;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated THz phase-locked loop (PLL) is proposed. It is consists of a fundamental PLL and a frequency doubler. In order to improve the oscillation frequency and reduced the phase noise, a feedback network composed of buffer amplifiers and capacitors is introduced to the voltage-controlled oscillator (VCO). The wide locking-range divider chain of PLL consists of an injection-locked frequency divider (ILFD) with a 3-bit binary-weighted switch-capacitor bank, current mode logic (CML) dividers, a multiple modulus divider (MMD). The proposed circuit was designed in a 65-nm CMOS process, and the VCO achieves a tuning range of 16.4% from 66GHz to 76GHz with a phase noise of -97dBc/Hz at 1MHz offset while consuming only 6.5mW. After the VCO, a broadband high efficiency frequency doubler can make output frequency from 132GHz to 152GHz with the fundamental rejection is larger than 20dB. The PLL achieves an excellent phase noise of -86 dBc/Hz in 144GHz at 1MHz offset, consuming 40.1mW of power
引用
收藏
页数:2
相关论文
共 50 条
  • [21] A 65nm CMOS Phase-locked Loop for 5G Mobile Communications
    You, Suming
    Zhang, Changchun
    Yuan, Feng
    Zhang, Yi
    Zhang, Ying
    2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 2180 - 2185
  • [22] 77 GHz Phase-Locked Loop for Automobile Radar System in 90 nm CMOS Technology
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Lin, Hsin-Chen
    Lin, Yun-Wen
    2018 IEEE RADIO & WIRELESS SYMPOSIUM (RWS), 2018, : 220 - 223
  • [23] A 5GHz 90-nm CMOS All Digital Phase-Locked Loop
    Lu, Ping
    Sjoland, Henrik
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 65 - 68
  • [24] A 60 GHz-Standard Compatible Programmable 50 GHz Phase-Locked Loop in 90 nm CMOS
    Barale, F.
    Sen, P.
    Sarkar, S.
    Pinel, S.
    Laskar, J.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (07) : 411 - 413
  • [25] A 70.5-to-85.5GHz 65nm Phase-Locked Loop with Passive Scaling of Loop Filter
    Huang, Zhiqiang
    Luong, Howard Cam
    Chi, Baoyong
    Wang, Zhihua
    Jia, Haikun
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 448 - U635
  • [26] A 150GHz Injection-Locked Frequency Divider with 19.8% Locking Range Based on Adjustable Inductor Tuning Method in 65-nm CMOS
    Zhu, Xinxin
    Zhang, Lei
    Wang, Yan
    Yu, Zhiping
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 146 - 148
  • [27] Interference-Induced DCO Spur Mitigation for Digital Phase Locked Loop in 65-nm CMOS
    Ho, Cheng-Ru
    Chen, Mike Shuo-Wei
    ESSCIRC CONFERENCE 2016, 2016, : 213 - 216
  • [28] A V-Band Phase-Locked Loop with a Novel Phase-Frequency Detector in 65 nm CMOS
    Abbas, Waseem
    Mehmood, Zubair
    Seo, Munkyo
    ELECTRONICS, 2020, 9 (09) : 1 - 12
  • [29] A 1.2V, 140GHz receiver with on-die antenna in 65nm CMOS
    Nicolson, S. T.
    Tomkins, A.
    Tang, K. W.
    Cathelin, A.
    Belot, D.
    Voinigescu, S. P.
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 203 - +
  • [30] 77 GHz phase-locked loop for automobile radar system in 90-nm CMOS technology
    Lin, Yo-Sheng
    Lan, Kai-Siang
    Wang, Chien-Chin
    Lin, Hsin-Chen
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2018, 60 (03) : 546 - 555