Design And Implementation Of Four Bit Arithmetic And Logic Unit Using Hybrid Single Electron Transistor And Mosfet At 120nm Technology

被引:0
作者
Raut, Vaishali [1 ]
Dakhole, P. K. [2 ]
机构
[1] GH Raisoni Coll Engn & Management, Elect & Telecommun Dept, Pune, Maharashtra, India
[2] Yeshwantrao Chavan Coll Engn, Dept Elect, Nagpur, Maharashtra, India
来源
2015 INTERNATIONAL CONFERENCE ON PERVASIVE COMPUTING (ICPC) | 2015年
关键词
CMOS; Coulomb blockade; Hybrid single-electron transistor; SPICE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low power design requires optimization at all levels and recent development in nanoscale devices unlock the idea of hybridization due to which power consumption of a system can be controlled. The implementation of hybrid techniques for the designing of four bit arithmetic and logic unit with low power dissipation is presented in these paper. The characteristics of SET as a low power device and MOSFET as a high speed device produces unique innovations, which is not possible to achieve with only CMOS circuit. The basic hybrid gates designed and simulated as well as new XOR gate is designed for reducing the power dissipation in implementation of four bit hybrid arithmetic and logic unit. Three different full adders designed, simulated and compared in terms of power dissipation.
引用
收藏
页数:6
相关论文
共 9 条
[1]   Design and simulation of novel TLG-SET based configurable logic cells [J].
Abutaleb, M. M. .
MICROELECTRONICS JOURNAL, 2012, 43 (08) :537-545
[2]  
[Anonymous], 2008, International Technology Roadmap for Semiconductors
[3]  
Chaungyum Z., 2007, 44 ACM IEEE DES AUT, P312
[4]  
Jana A, 2012, J NANO ELECTRON PHYS, V4
[5]   Simulating hybrid circuits of single-electron transistors and field-effect transistors [J].
Lientschnig, G ;
Weymann, I ;
Hadley, P .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (10) :6467-6472
[7]  
Rathnakannan K., 2008, INT J ENG TECHNOLOGY, V5, P57
[8]  
Wasshuber C., 1997, SUPERLATTICES MICROS, V21
[9]  
Zhang Fengming, 2005, MICROELECTRON J, Vxx, P1