An output node split CMOS logic for high-performance and large capacitive-load driving scenarios

被引:2
|
作者
Rafiee, M. [1 ]
Ghaznavi-Ghoushchi, M. B. [1 ]
机构
[1] Shahed Univ, Sch Engn, Dept EE, Tehran, Iran
来源
MICROELECTRONICS JOURNAL | 2018年 / 72卷
关键词
High-performance; Large capacitive-load driver; Tune power and performance; Split output node; LEAKAGE; FAMILY;
D O I
10.1016/j.mejo.2017.12.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new logic with split pull-up (PUN) and pull-down (PDN) networks of static CMOS is presented. The isolation is performed through a push-pull stage and an inner-feedback-interface. This causes two separated outputs of PUN/PDN to have the same voltage in identical evaluating points. Therefore, delay of proposed logic is less than CMOS. Maximum allowable load capacitance of proposed logic is increased. Adaptive-Body-Biasing (ABB) is used during the run-time to change the transistor's effective-threshold-voltage in tradeoff for power and delay. To show the effectiveness of the new logic, an 8-bit Ripple-Carry Adder (RCA), an 8-bit Wallace multiplier and a 16-bit Carry-Look-Ahead Adder (CLA) are implemented and evaluated against, pseudo-static [1] and static CMOS logics on 65 nm standard CMOS technology. Simulations show that proposed logic is 15 and 35% faster than CMOS and pseudo-static, respectively. The proposed logic comes with 28% speedup over CMOS in low-voltage region due to fewer series stages between supply voltage and ground nodes.
引用
收藏
页码:109 / 119
页数:11
相关论文
共 50 条
  • [21] High-performance noise-tolerant circuit techniques for CMOS dynamic logic
    Frustaci, F.
    Corsonello, P.
    Perri, S.
    Cocorullo, G.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) : 537 - 548
  • [23] Technology mapping for high-performance static CMOS and pass transistor logic designs
    Jiang, YB
    Sapatnekar, SS
    Bamji, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 577 - 589
  • [24] Output stage for low supply voltage, high-performance CMOS current mirrors
    Torralba, A
    Carvajal, RG
    Ramírez-Angulo, J
    Muñoz, F
    ELECTRONICS LETTERS, 2002, 38 (24) : 1528 - 1529
  • [25] A high-performance 64-bit adder implemented in output prediction logic
    Sun, S
    McMurchie, L
    Sechen, C
    2001 CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 2001, : 213 - 222
  • [26] A CMOS RISC CPU DESIGNED FOR SUSTAINED HIGH-PERFORMANCE ON LARGE APPLICATIONS
    LOTZ, J
    MILLER, B
    DELANO, E
    LAMB, J
    FORSYTH, M
    HOTCHKISS, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) : 1190 - 1198
  • [27] A Pseudo Single-Stage Amplifier With an Adaptively Varied Medium Impedance Node for Ultra-High Slew Rate and Wide-Range Capacitive-Load Drivability
    Hong, Sung-Wan
    Cho, Gyu-Hyeong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1567 - 1578
  • [28] The State-of-the-Art Mobility Enhancing Schemes for High-Performance Logic CMOS Technologies
    Chung, Steve S.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 100 - 104
  • [29] Pseudo-footless CMOS domino logic circuits for high-performance VLSI designs
    Wang, JS
    Shieh, SJ
    Yeh, C
    Yeh, YH
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 401 - 404
  • [30] High-Performance CMOS Latch Designs for Recovering All Single and Double Node Upsets
    Guo, Jing
    Liu, Shanshan
    Su, Xiaohui
    Qi, Chunhua
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2021, 57 (06) : 4401 - 4415