An output node split CMOS logic for high-performance and large capacitive-load driving scenarios

被引:2
|
作者
Rafiee, M. [1 ]
Ghaznavi-Ghoushchi, M. B. [1 ]
机构
[1] Shahed Univ, Sch Engn, Dept EE, Tehran, Iran
来源
MICROELECTRONICS JOURNAL | 2018年 / 72卷
关键词
High-performance; Large capacitive-load driver; Tune power and performance; Split output node; LEAKAGE; FAMILY;
D O I
10.1016/j.mejo.2017.12.010
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a new logic with split pull-up (PUN) and pull-down (PDN) networks of static CMOS is presented. The isolation is performed through a push-pull stage and an inner-feedback-interface. This causes two separated outputs of PUN/PDN to have the same voltage in identical evaluating points. Therefore, delay of proposed logic is less than CMOS. Maximum allowable load capacitance of proposed logic is increased. Adaptive-Body-Biasing (ABB) is used during the run-time to change the transistor's effective-threshold-voltage in tradeoff for power and delay. To show the effectiveness of the new logic, an 8-bit Ripple-Carry Adder (RCA), an 8-bit Wallace multiplier and a 16-bit Carry-Look-Ahead Adder (CLA) are implemented and evaluated against, pseudo-static [1] and static CMOS logics on 65 nm standard CMOS technology. Simulations show that proposed logic is 15 and 35% faster than CMOS and pseudo-static, respectively. The proposed logic comes with 28% speedup over CMOS in low-voltage region due to fewer series stages between supply voltage and ground nodes.
引用
收藏
页码:109 / 119
页数:11
相关论文
共 50 条
  • [1] A direct bootstrapped CMOS large capacitive-load driver circuit
    García, JC
    Montiel-Nelson, JA
    Sosa, J
    Navarro, H
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 680 - 681
  • [2] High speed low gate leakage large capacitive-load driver circuits for low-voltage CMOS
    Kheradmand-Boroujeni, B
    Seyyedi, A
    Afzali-Kusha, A
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 30 - 35
  • [3] Output Prediction Logic: a high-performance CMOS design technique
    McMurchie, L
    Kio, S
    Yee, G
    Thorp, T
    Sechen, C
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 247 - 254
  • [4] NCMOS - A HIGH-PERFORMANCE CMOS LOGIC
    KUMAR, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (05) : 631 - 633
  • [5] High-Performance Four-Stage CMOS OTA Suitable for Large Capacitive Loads
    Grasso, Alfio Dario
    Palumbo, Gaetano
    Pennisi, Salvatore
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2476 - 2484
  • [6] ACMOS - AN ADAPTIVE CMOS HIGH-PERFORMANCE LOGIC
    KUMAR, R
    ELECTRONICS LETTERS, 1994, 30 (06) : 483 - 484
  • [7] Sub-1V CMOS large capacitive-load driver circuit using direct bootstrap technique for low-voltage CMOS VLSI
    Chen, PC
    Kuo, JB
    ELECTRONICS LETTERS, 2002, 38 (06) : 265 - 266
  • [8] A 1.5-V full-swing bootstrapped CMOS large capacitive-load driver circuit suitable for low-voltage CMOS VLSI
    Lou, JH
    Kuo, JB
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 119 - 121
  • [9] A high speed CMOS buffer for driving large capacitive loads in digital ASICs
    Secareanu, RM
    Friedman, EG
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 365 - 368
  • [10] Mechanically Flexible and High-Performance CMOS Logic Circuits
    Wataru Honda
    Takayuki Arie
    Seiji Akita
    Kuniharu Takei
    Scientific Reports, 5