Design and Implementation of Hybrid Packet Scheduling Schemes with Network Processors

被引:0
作者
Comer, Douglas [1 ]
Martynov, Maxim [1 ]
机构
[1] Purdue Univ, Dept Comp Sci, W Lafayette, IN 47907 USA
来源
2006 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-12 | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the problem of scheduling variable-size packets from large number of distinct traffic flows. Although the problem of fair packet scheduling in computer networks has received thorough theoretical consideration, practical high-speed packet switching systems remain elementary. The disparity arises because algorithms with theoretically favorable delay and fairness characteristics have unacceptably high computational cost. A variety of hybrid scheduling methods have been proposed as a compromise; this paper discusses the design and implementation of hybrid schedulers. We focus on algorithms suitable for high speed networks, and the study is experimental - the algorithms are implemented on network processor hardware, and actual packet data is used to assess performance.
引用
收藏
页码:778 / 783
页数:6
相关论文
共 17 条
[11]  
SHREEDHAR M, 1995, SIGCOMM, P231, DOI DOI 10.1145/217382.217453
[12]  
STEPHENS D, 1999, IEEE JSAC SPECIAL IS
[13]   Rate-proportional servers: A design methodology for fair queueing algorithms [J].
Stiliadis, D ;
Varma, A .
IEEE-ACM TRANSACTIONS ON NETWORKING, 1998, 6 (02) :164-174
[14]   Efficient fair queueing algorithms for packet-switched networks [J].
Stiliadis, D ;
Varma, A .
IEEE-ACM TRANSACTIONS ON NETWORKING, 1998, 6 (02) :175-185
[15]  
VALENTE P, 2004, P ACM SIGCOMM, P269
[16]  
XU J, 2002, P ACM SIGCOMM 02, P279
[17]  
YUAN X, 2005, P IEEE INFOCOM 05 MA