Embedded low-power dynamic TCAM architecture with transparently scheduled refresh

被引:0
|
作者
Noda, H [1 ]
Inoue, K
Mattausch, HJ
Koide, T
Dosaka, K
Arimoto, K
Fujishima, K
Anami, K
Yoshihara, T
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Hiroshima Univ, Higashihiroshima 7398527, Japan
[3] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
CMOS; ternary CAM; network; refresh;
D O I
10.1093/ietele/e88-c.4.622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 mu m(2) in 130 nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
引用
收藏
页码:622 / 629
页数:8
相关论文
共 50 条
  • [41] Ripple-precharge TCAM: A low-power solution for network search engines
    Vijayasarathi, DS
    Nourani, M
    Akhbarizadeh, MJ
    Balsara, PT
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 243 - 248
  • [42] Low-power Ternary Content Addressable Memory (TCAM) Array for Network Applications
    Patwary, Ataur R.
    Geuskens, Bibiche M.
    Lu, Shih-Lien L.
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 322 - 325
  • [43] Dynamic Context Compression for Low-Power Coarse-Grained Reconfigurable Architecture
    Kim, Yoonjin
    Mahapatra, Rabi N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (01) : 15 - 28
  • [44] Dynamic reconfigurable architecture for a low-power despreader in VSF-OFCDM systems
    Sugawara, Takayuki
    Yoshizawa, Shingo
    Miyanaga, Yoshikazu
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2287 - +
  • [45] Low-power on-chip bus architecture using dynamic relative delays
    Ghoneima, M
    Ismail, Y
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 233 - 236
  • [46] Design Methodology for Low-Power Embedded Microprocessors
    Manuzzato, Andrea
    Campi, Fabio
    Liberali, Valentino
    Pandini, Davide
    2013 23RD INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2013, : 259 - +
  • [47] A low-power cache system for embedded processors
    Park, GH
    Lee, KW
    Lee, JS
    Han, TD
    Kim, SD
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 316 - 319
  • [48] Challenges for low-power embedded SOC's
    Hattori, Toshihiro
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 75 - 78
  • [49] THE SMART CHOICE FOR LOW-POWER EMBEDDED COMPUTING
    ELECTRONICS WORLD, 2014, 120 (1942): : 30 - 32
  • [50] A low-power branch predictor for embedded processors
    Chung, SW
    Park, GH
    Park, SB
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2004, E87D (09): : 2253 - 2257