Embedded low-power dynamic TCAM architecture with transparently scheduled refresh

被引:0
|
作者
Noda, H [1 ]
Inoue, K
Mattausch, HJ
Koide, T
Dosaka, K
Arimoto, K
Fujishima, K
Anami, K
Yoshihara, T
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Hiroshima Univ, Higashihiroshima 7398527, Japan
[3] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
CMOS; ternary CAM; network; refresh;
D O I
10.1093/ietele/e88-c.4.622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 mu m(2) in 130 nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
引用
收藏
页码:622 / 629
页数:8
相关论文
共 50 条
  • [31] Low-power design for embedded processors
    Moyer, B
    PROCEEDINGS OF THE IEEE, 2001, 89 (11) : 1576 - 1587
  • [32] DESIGNING LOW-POWER EMBEDDED SYSTEMS
    Gelmuda, Wojciech
    Kos, Andrzej
    ELECTRONICS WORLD, 2012, 118 (1915): : 18 - 20
  • [33] Dynamic Tag Reduction for Low-Power Caches in Embedded Systems with Virtual Memory
    Peter Petrov
    Alex Orailoglu
    International Journal of Parallel Programming, 2007, 35 : 157 - 177
  • [34] Dynamic tag reduction for low-power caches in embedded systems with virtual memory
    Petrov, Peter
    Orailoglu, Alex
    INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, 2007, 35 (02) : 157 - 177
  • [35] A novel low-power microprocessor architecture
    Hakenes, R
    Manoli, Y
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 141 - 146
  • [36] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [37] Low-power oriented microcontroller architecture
    Mîtu, B
    Stefan, G
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 215 - 218
  • [38] Low-power turbo equalizer architecture
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 33 - 38
  • [39] Energy Efficient and Low dynamic power Consumption TCAM on FPGA
    Vadivel, Sridhar Raj Sankara
    Ramapackiam, Shantha Selvakumari
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2022, 52 (03): : 181 - 189
  • [40] A Non-Volatile Low-Power TCAM Design Using Racetrack Memories
    Junsangsri, Pilin
    Han, Jie
    Lombardi, Fabrizio
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 525 - 528