Embedded low-power dynamic TCAM architecture with transparently scheduled refresh

被引:0
|
作者
Noda, H [1 ]
Inoue, K
Mattausch, HJ
Koide, T
Dosaka, K
Arimoto, K
Fujishima, K
Anami, K
Yoshihara, T
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Hiroshima Univ, Higashihiroshima 7398527, Japan
[3] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
CMOS; ternary CAM; network; refresh;
D O I
10.1093/ietele/e88-c.4.622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 mu m(2) in 130 nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
引用
收藏
页码:622 / 629
页数:8
相关论文
共 50 条
  • [21] Dynamic voltage and frequency scaling framework for low-power embedded GPUs
    You, Daecheol
    Chung, K. -S.
    ELECTRONICS LETTERS, 2012, 48 (21) : 1333 - 1334
  • [22] Low-Power Snoop Architecture for Synchronized Producer-Consumer Embedded Multiprocessing
    Yu, Chenjie
    Petrov, Peter
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1362 - 1366
  • [23] Adaptive Low-Power Architecture for High-Performance and Reliable Embedded Computing
    Ferreira, Ronaldo R.
    da Rolt, Jean
    Nazar, Gabriel L.
    Moreira, Alvaro F.
    Carro, Luigi
    2014 44TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN), 2014, : 538 - 549
  • [24] High-performance embedded SOI DRAM architecture for the low-power supply
    Yamauchi, T
    Morisita, F
    Maeda, S
    Arimoto, K
    Fujishima, K
    Ozaki, H
    Yoshihara, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (08) : 1169 - 1178
  • [25] Filter-Based Dual-Voltage Architecture for Low-Power Long-Word TCAM Design
    Chen, Ting-Sheng
    Lee, Ding-Yuan
    Liu, Tsung-Te
    Wu, An-Yeu
    2016 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT GREEN BUILDING AND SMART GRID (IGBSG), 2016, : 165 - 169
  • [26] Design of a low-power embedded processor architecture using asynchronous function units
    Li, Yong
    Wang, Zhiying
    Zhao, Xuemi
    Ruan, Jian
    Dai, Kui
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2007, 4697 : 354 - +
  • [27] Embedded power supply for low-power DSP
    Gutnik, V
    Chandrakasan, AP
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 425 - 435
  • [28] Design of TCAM architecture for low power and high performance applications
    Veera Venkata Satyanarayana, Sattiı
    Sriadibhatla, Sridevi
    Gazi University Journal of Science, 2019, 32 (01): : 164 - 173
  • [29] Design of TCAM Architecture for Low Power and High Performance Applications
    Veera Venkata Satyanarayana, Satti
    Sriadibhatla, Sridevi
    GAZI UNIVERSITY JOURNAL OF SCIENCE, 2019, 32 (01): : 164 - 173
  • [30] High-speed and low-power design techniques for TCAM macros
    Wang, Chao-Ching
    Wang, Jinn-Shyan
    Yeh, Chingwei
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (02) : 530 - 540