共 8 条
[3]
A 40Gb/s network processor with PISC™ dataflow architecture
[J].
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS,
2004, 47
:60-61
[4]
Choi S, 2004, ISSCC DIG TECH PAP I, V47, P498
[5]
200MHz/200MSPS 3.2W at 1.5V vdd, 9AMbits ternary CAM with new charge injection match detect circuits and bank selection scheme
[J].
PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
2003,
:387-390
[6]
A 143MHz 1.1W 4.5Mb dynamic TCAM with hierarchical searching and shift redundancy architecture
[J].
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS,
2004, 47
:208-209
[7]
A cost-efficient dynamic Ternary CAM in 130nm CMOS technology with planar complementary capacitors and TSR architecture
[J].
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2003,
:83-84
[8]
Pipelined match-lines and hierarchical search-lines for low-power content-addressable memories
[J].
PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE,
2003,
:383-386