Embedded low-power dynamic TCAM architecture with transparently scheduled refresh

被引:0
作者
Noda, H [1 ]
Inoue, K
Mattausch, HJ
Koide, T
Dosaka, K
Arimoto, K
Fujishima, K
Anami, K
Yoshihara, T
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Hiroshima Univ, Higashihiroshima 7398527, Japan
[3] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
CMOS; ternary CAM; network; refresh;
D O I
10.1093/ietele/e88-c.4.622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 mu m(2) in 130 nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
引用
收藏
页码:622 / 629
页数:8
相关论文
共 8 条
[1]   A mismatch-dependent power allocation technique for match-line sensing in content-addressable memories [J].
Arsovski, I ;
Sheikholeslami, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (11) :1958-1966
[2]   A ternary content-addressable memory (TCAM) based on 4T static storage and including a current-race sensing scheme [J].
Arsovski, I ;
Chandler, T ;
Sheikholeslami, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) :155-158
[3]   A 40Gb/s network processor with PISC™ dataflow architecture [J].
Carlström, J ;
Nordmark, G ;
Roos, J ;
Bodén, T ;
Svensson, LO ;
Westlund, P .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :60-61
[4]  
Choi S, 2004, ISSCC DIG TECH PAP I, V47, P498
[5]   200MHz/200MSPS 3.2W at 1.5V vdd, 9AMbits ternary CAM with new charge injection match detect circuits and bank selection scheme [J].
Kasai, G ;
Takarabe, Y ;
Furumi, K ;
Yoneda, M .
PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, :387-390
[6]   A 143MHz 1.1W 4.5Mb dynamic TCAM with hierarchical searching and shift redundancy architecture [J].
Noda, H ;
Inoue, K ;
Kuroiwa, M ;
Amo, A ;
Hachisuka, A ;
Mattausch, HJ ;
Koide, T ;
Soeda, S ;
Dosaka, K ;
Arimoto, K .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :208-209
[7]   A cost-efficient dynamic Ternary CAM in 130nm CMOS technology with planar complementary capacitors and TSR architecture [J].
Noda, H ;
Inoue, K ;
Mattausch, HJ ;
Koide, T ;
Arimoto, K .
2003 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2003, :83-84
[8]   Pipelined match-lines and hierarchical search-lines for low-power content-addressable memories [J].
Pagiamtzis, K ;
Sheikholeslami, A .
PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, :383-386