Embedded low-power dynamic TCAM architecture with transparently scheduled refresh

被引:0
|
作者
Noda, H [1 ]
Inoue, K
Mattausch, HJ
Koide, T
Dosaka, K
Arimoto, K
Fujishima, K
Anami, K
Yoshihara, T
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Hiroshima Univ, Higashihiroshima 7398527, Japan
[3] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
关键词
CMOS; ternary CAM; network; refresh;
D O I
10.1093/ietele/e88-c.4.622
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a dynamic TCAM architecture with planar complementary capacitors, transparently scheduled refresh (TSR), autonomous power management (APM) and address-input-free writing scheme. The complementary cell structure of the planar dynamic TCAM (PD-TCAM) allows small cell size of 4.79 mu m(2) in 130 nm CMOS technology, and realizes stable TCAM operation even with very small storage capacitance. Due to the TSR architecture, the PD-TCAM maintains functional compatibility with a conventional SRAM-based TCAM. The combined effects of the compact PD-TCAM array matrix and the APM technique result in up to 50% reduction of the total power consumption during search operation. In addition, an intelligent address-input-free writing scheme is also introduced to facilitate the PD-TCAM application for the user. Consequently the proposed architecture is quite attractive for realizing compact and low-power embedded TCAM macros for the design of system VLSI solutions in the field of networking applications.
引用
收藏
页码:622 / 629
页数:8
相关论文
共 50 条
  • [1] Architecture of low-power embedded ROMs
    Turier, A
    Ben Ammar, L
    Amara, A
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 467 - 470
  • [2] Low-power consumption architecture for embedded processor
    Yoshida, Y
    Song, BY
    Okuhata, H
    Onoye, T
    Shirakawa, I
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 77 - 80
  • [3] Low-power control architecture for embedded processors
    Mattos, JCB
    Kreutz, M
    Carro, L
    15TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2002, : 221 - 226
  • [4] Multi-Context TCAM Based Selective Computing Architecture for a Low-Power NN
    Arakawa, Ren
    Onizawa, Naoya
    Diguet, Jean-Philippe
    Hanyu, Takahiro
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 117 - 118
  • [5] Low-power TCAM for regular expression matching
    Zhang, Da-Fang, 1600, Editorial Board of Journal on Communications (35):
  • [6] One-Shot Refresh: A Low-Power Low-Congestion Approach for Dynamic Memories
    Zhong, Hongtao
    Gu, Mingyang
    Wang, Yu
    Liu, Yongpan
    Narayanan, Vijaykrishnan
    Yang, Huazhong
    Li, Xueqing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3402 - 3406
  • [7] Compressed tag architecture for low-power embedded cache systems
    Kwak, Jong Wook
    Jeon, Young Tae
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (09) : 419 - 428
  • [8] Segmented virtual ground architecture for low-power embedded SRAM
    Sharifkhani, Mohammad
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 196 - 205
  • [9] A Low-Overhead Dynamic TCAM With Pipelined Read-Restore Refresh Scheme
    Mishra, Sandeep
    Mahendra, Telajala Venkata
    Saikia, Jyotishman
    Dandapat, Anup
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (05) : 1591 - 1601
  • [10] Dynamic voltage and frequency management for a low-power embedded microprocessor
    Nakai, M
    Akui, S
    Seno, K
    Meguro, T
    Seki, T
    Kondo, T
    Hashiguchi, A
    Kawahara, H
    Kumano, K
    Shimura, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 28 - 35