Glitch Elimination and Optimization of Dynamic Power Dissipation in Combinational Circuits

被引:0
作者
Karthik, H. S. [1 ]
Naik, B. Mohan Kumar [2 ]
机构
[1] APS Coll Engn, Dept Elect & Commun Engn, Bangalore, Karnataka, India
[2] New Horizon Coll Engn, Dept Elect & Commun Engn, Bangalore, Karnataka, India
来源
2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRONICS, COMPUTERS AND COMMUNICATIONS (ICAECC) | 2014年
关键词
Low power; Dynamic Power Dissipation; Glitch; Switching Activity; Glitch Width; Propagation delay; Transmission Gate;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low power consumption has become a highly important concern for the designs. Glitches contribute to the dynamic power which itself is a major portion of the total power consumed by designs. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits due to differential delay at the inputs of a gate. The paper describes a procedure to estimate and optimize dynamic power dissipation for combinational circuits due to propagation delay. First, cause of glitch and power dissipated due to presence of it is estimated. Secondly, a technique using transmission gate is employed and the glitch is eliminated. Then a comparison of the power dissipated is carried out to know the optimized power for 1.2um and 0.8um CMOS Technologies.
引用
收藏
页数:6
相关论文
共 19 条
[1]  
Anderson J.H., 2004, VERY LARGE SCALE INT, V12, P1027
[2]   Power estimation techniques for FPGAs [J].
Anderson, JH ;
Najm, FN .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (10) :1015-1027
[3]  
GAFFAR AA, 2006, FIELD PROGR TECHN 20, P349
[4]  
Gu R.X., 1996, SOLID STATE CIRCUITS, V31, P713
[5]   Power dissipation analysis and optimization of deep submicron CMOS digital circuits [J].
Gu, RX ;
Elmasry, MI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) :707-713
[6]  
Kumar V., 2013, MICROELECTRONICS SOL, V2, P27
[7]  
Lim, 1996, P 33 ANN DES AUT C
[8]   Estimation of average switching activity in combinational logic circuits using symbolic simulation [J].
Monteiro, J ;
Devadas, S ;
Ghosh, A ;
Keutzer, K ;
White, J .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1997, 16 (01) :121-127
[9]  
Monteiro J., 1997, COMPUT AIDED DESIGN, V16, P127
[10]  
Najm F.N., 1993, COMPUT AIDED DESIGN, V12, P323