A design flow for an optimized congestion-aware application-specific wireless network-on-chip architecture

被引:7
作者
Dehghani, Abbas [1 ]
机构
[1] Univ Yasuj, Fac Engn, Dept Comp Engn, Yasuj 7591874934, Iran
来源
FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE | 2020年 / 106卷
关键词
Emerging on-chip interconnections; Chip multiprocessors; Network-on-chip (NoC); Wireless communication; Congestion; PERFORMANCE EVALUATION; NOC; INTERCONNECT; CHANNEL;
D O I
10.1016/j.future.2020.01.001
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Wireless Networks-on-Chip (WiNoC) architecture has emerged as an alternative communication infrastructure for the conventional wire-line NoC to achieve higher performance and low energy dissipation in on-chip communications. However, as realistic applications have different communication requirements, application-specific platforms are attractive to guarantee a specific level of performance. Moreover, the congestion probability over wireless routers is high, because each wireless router is shared by a group of cores. Therefore, we propose a novel methodology for designing an optimized congestion-aware application-specific WiNoC architecture. This methodology utilizes a novel mesh-of-tree (MoT) topology as a communication infrastructure to exploit the benefits of both mesh and tree topologies. Then, for a given application, the long-distance wire/wireless links are inserted into the MoT topology by considering the optimization of system cost and performance simultaneously. Furthermore, a congestion-aware layered routing is presented to reduce the congestion probability. Through cycle-accurate simulations, the performance of the proposed architecture has been evaluated and compared with state-of-the-art works under both synthetic and realistic traffic patterns in terms of network throughput, latency, and energy consumption. Moreover, the area overhead associated with the proposed WiNoC architecture is investigated. The experimental results confirmed that the proposed MoT-based WiNoC architecture is a very competitive architecture among the alternative WiNoC architectures. (C) 2020 Elsevier B.V. All rights reserved.
引用
收藏
页码:234 / 249
页数:16
相关论文
共 50 条
[31]   High-throughput differentiated service provision router architecture for wireless network-on-chip [J].
Wang, Chifeng ;
Bagherzadeh, Nader .
International Journal of High Performance Systems Architecture, 2012, 4 (01) :38-56
[32]   OrthoNoC: A Broadcast-Oriented Dual-Plane Wireless Network-on-Chip Architecture [J].
Abadal, Sergi ;
Torrellas, Josep ;
Alarcon, Eduard ;
Cabellos-Aparicio, Albert .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2018, 29 (03) :628-641
[33]   An Energy-Efficient and Robust Millimeter-Wave Wireless Network-on-Chip Architecture [J].
Mansoor, Naseef ;
Ganguly, Amlan ;
Yuvaraj, Manoj Prashanth .
PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, :19-24
[34]   TAMA: Turn-aware Mapping and Architecture - A Power-efficient Network-on-Chip Approach [J].
Aligholipour, Rashid ;
Baharloo, Mohammad ;
Farzaneh, Behnam ;
Abdollahi, Meisam ;
Khonsari, Ahmad .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2021, 20 (05)
[35]   Performance Evaluation and Design Trade-Offs for Wireless Network-on-Chip Architectures [J].
Chang, Kevin ;
Deb, Sujay ;
Ganguly, Amlan ;
Yu, Xinmin ;
Sah, Suman Prasad ;
Pande, Partha Pratim ;
Belzer, Benjamin ;
Heo, Deukhyoun .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
[36]   KL_GA: an application mapping algorithm for mesh-of-tree (MoT) architecture in network-on-chip design [J].
Fang, Juan ;
Yu, Lu ;
Liu, Sitong ;
Lu, Jiajia ;
Chen, Tan .
JOURNAL OF SUPERCOMPUTING, 2015, 71 (11) :4056-4071
[37]   KL_GA: an application mapping algorithm for mesh-of-tree (MoT) architecture in network-on-chip design [J].
Juan Fang ;
Lu Yu ;
Sitong Liu ;
Jiajia Lu ;
Tan Chen .
The Journal of Supercomputing, 2015, 71 :4056-4071
[38]   H2WNoC: A honeycomb hardware-efficient wireless network-on-chip architecture [J].
Alaei, Mohammad ;
Yazdanpanah, Fahimeh .
NANO COMMUNICATION NETWORKS, 2019, 19 :119-133
[39]   DCBuf: a high-performance wireless network-on-chip architecture with distributed wireless interconnects and centralized buffer sharing [J].
Sun, Chenglong ;
Ouyang, Yiming ;
Lu, Yingchun .
WIRELESS NETWORKS, 2022, 28 (02) :505-520
[40]   Design and performance evaluation of Mesh-of-Tree-based hierarchical wireless network-on-chip for multicore systems [J].
Dehghani, Abbas ;
RahimiZadeh, Keyvan .
JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2019, 123 :100-117