A Method of Realizing XOR/XNOR Gate using Symmetric Boolean Function Lattice Structure

被引:0
|
作者
Mustapha, Muhazam [1 ]
Lee, Jeffery [2 ]
Mokhtar, Anis Shahida Niza [1 ]
Mustafa, Kamarul 'Asyikin [1 ]
Rosdi, Bakhtiar Affendi [3 ]
机构
[1] Natl Def Univ Malaysia, Fac Engn, Sg Besi Camp, Kuala Lumpur, Malaysia
[2] Emerald Syst Sdn Bhd, Sg Nibong 11900, Penang, Malaysia
[3] Univ Sains Malaysia, Sch Elect & Elect Engn, Nibong Tebal 14300, Malaysia
来源
JURNAL KEJURUTERAAN | 2021年 / 4卷 / 02期
关键词
XOR; XNOR; symmetric Boolean function; pass-transistor logic; CMOS; lattice structure;
D O I
10.17576/jkukm-2021-si4(2)-13
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The current CMOS's industry standard XOR and XNOR gate consist of 12 and 10 transistors, respectively. This transistor count could be lowered down to produce low power circuits as XOR/XNOR are extensively used in many functional modules. As a solution, a method for realizing low transistor count XOR/XNOR gates using a special property of symmetric Boolean function is proposed. This property suggests that the circuits for such functions can be realized with fewer transistors using a special lattice structure circuit. Modifications are made to the original lattice structure to match with the current CMOS technology requirements. The final circuits require eight transistors each for XOR/XNOR with mixtures of NMOS and PMOS at push-up and pull-down networks. Simulations show that the intended logic functions of XOR/XNOR are achieved. The reading of actual voltage swing, however, shows that the output is either 0.3 V over ground or below VDD when there is a mixture of NMOS and PMOS as pull-down or push-up networks, respectively. More voltage loss of 0.4 V is observed if only NMOS is at push-up or only PMOS is at pull-down networks. As a preliminary work, this achievement of the functional logic level warrants more future work to improve the loss in output voltage swing.
引用
收藏
页码:85 / 92
页数:8
相关论文
共 4 条
  • [1] Realizing XOR and XNOR Functions Using Tunnel Field-Effect Transistors
    Garg, Shelly
    Saurabh, Sneh
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (08): : 1001 - 1009
  • [2] A novel proposal for all-optical XOR/XNOR gate using a nonlinear photonic crystal based ring resonator
    Asghari, Mehrnoush
    Moloudian, Gholamhosein
    Hassangholizadeh-Kashtiban, Mahdi
    OPTICA APPLICATA, 2019, 49 (02) : 283 - 291
  • [3] Design Method of Function-Structure Integrated Lattice Structure
    Li, G. X.
    Zhang, M.
    Zhao, C.
    Jin, X.
    Luo, W. P.
    4TH INTERNATIONAL CONFERENCE ON DESIGN, MECHANICAL AND MATERIAL ENGINEERING, 2019, 686
  • [4] Simulation of all-optical NOT/OR/AND/NAND/NOR/XNOR/XOR logic gates using a single structure high contrast index nonlinear multimode interference coupler
    Tajaldini, M.
    Jafri, M. Z.
    PHYSICA SCRIPTA, 2019, 94 (10)