ADC-Based Serial I/O Receivers

被引:15
作者
Chen, E-Hung [1 ]
Yang, Chih-Kong Ken [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
analog-to-digital converter (ADC); clock-and-data-recovery (CDR); equalization; I/O link; receiver; ANALOG FRONT-END; ELECTRONIC DISPERSION COMPENSATION; TIMING RECOVERY; LINK; TRANSCEIVER; EQUALIZATION; PERFORMANCE; CLOCK; DFE;
D O I
10.1109/TCSI.2010.2071431
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital receiver frontends have emerged as a possible solution for the next-generation serial I/O receiver design in advanced CMOS technologies. The challenge is to achieve low power dissipation so that the I/O links can be integrated in large ASICs. With a power budget of < 20 mW/Gb/s, the feasibility of an ADC-based receiver is limited by the high-speed analog-to-digital converter (ADC) and complex digital processing in current fabrication technologies. In this paper, various designs and architectures for each component of an ADC-based receiver and their performance trade-offs are discussed. The design requirement of an ADC and digital processing can be relaxed with the aid of simple mixed-mode circuitry. More complex digital processing techniques are becoming feasible with the scaling of CMOS technology. However, the improvement from scaling is limited by the substantial leakage current, and the rate of improvement is slowing beyond 32nm technology node.
引用
收藏
页码:2248 / 2258
页数:11
相关论文
共 59 条
[1]   CHARACTERIZATION OF A SYMBOL RATE TIMING RECOVERY TECHNIQUE FOR A 2B1Q DIGITAL RECEIVER [J].
ABOULNASR, T ;
HAGE, H ;
SAYAR, B ;
ALY, S .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1994, 42 (2-4) :1409-1414
[2]   A 90 nm CMOS DSP MLSD Transceiver With Integrated AFE for Electronic Dispersion Compensation of Multimode Optical Fibers at 10 Gb/s [J].
Agazzi, Oscar E. ;
Hueda, Mario R. ;
Crivelli, Diego E. ;
Carrer, Hugo S. ;
Nazemi, Ali ;
Luna, German ;
Ramos, Facundo ;
Lopez, Ramiro ;
Grace, Carl ;
Kobeissy, Bilal ;
Abidin, Cindra ;
Kazemi, Mohammad ;
Kargar, Mahyar ;
Marquez, Cesar ;
Ramprasad, Sumant ;
Bollo, Federico ;
Posse, Vladimir ;
Wang, Stephen ;
Asmanis, Georgios ;
Eaton, George ;
Swenson, Norman ;
Lindsay, Tom ;
Voois, Paul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (12) :2939-2957
[3]  
[Anonymous], P S VLSI CIRC JUN
[4]  
[Anonymous], BERKELEY PREDICTIVE
[5]  
[Anonymous], P S VLSI CIRC JUN
[6]  
[Anonymous], 1963, Low-Density Parity-Check Codes
[7]   An MLSE receiver for electronic dispersion compensation of OC-192 fiber links [J].
Bae, Hyeon-Min ;
Ashbrook, Jonathan B. ;
Park, Jinki ;
Shanbhag, Naresh R. ;
Singer, Andrew C. ;
Chopra, Sanjiv .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) :2541-2554
[8]   A 4.8-6.4-Gb/s serial link for backplane applications using decision feedback equalization [J].
Balan, V ;
Caroselli, J ;
Chern, JG ;
Chow, C ;
Dadi, R ;
Desai, C ;
Fang, L ;
Hsu, D ;
Joshi, P ;
Kimura, H ;
Liu, CY ;
Pan, TW ;
Park, R ;
You, C ;
Zeng, Y ;
Zhang, E ;
Zhong, F .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1957-1967
[9]  
BATHAEE M, IEEE INT SOL STAT CI, P1012
[10]   A 10-gb/s 5-tap DFE/4-tap FFE transceiver in 90-nm CMOS technology [J].
Bulzacchelli, John F. ;
Meghelli, Mounir ;
Rylov, Sergey V. ;
Rhee, Woogeun ;
Rylyakov, Alexander V. ;
Ainspan, Herschel A. ;
Parker, Benjamin D. ;
Beakes, Michael P. ;
Chung, Aichin ;
Beukema, Troy J. ;
Pepejugoski, Petar K. ;
Shan, Lei ;
Kwark, Young H. ;
Gowda, Sudhir ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2885-2900