Using TSVs for Thermal Mitigation in 3D Circuits: Wish and Truth

被引:0
|
作者
Santos, Cristiano [1 ,5 ]
Souare, Papa Momar [1 ,2 ,3 ,4 ]
de Crecy, Francois [1 ,2 ]
Coudrain, Perceval [3 ]
Colonna, Jean-Philippe [1 ,2 ]
Vivet, Pascal [1 ,2 ]
Borbely, Andras [4 ]
Reis, Ricardo [5 ]
Ben Jamaa, Haykel [1 ,2 ]
Fiori, Vincent [3 ]
Farcy, Alexis [3 ]
机构
[1] CEA, LETI, MINATEC Campus, F-38054 Grenoble, France
[2] Univ Grenoble Alpes, F-38054 Grenoble, France
[3] STMicroelectronics, F-38926 Crolles, France
[4] Ecole Mines St Etienne, F-42023 St Etienne, France
[5] PGMICRO UFRGS, Porto Alegre, RS, Brazil
关键词
3D ICs; thermal TSVs; heat dissipation; thermal mitigation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D technology is envisioned to offer advanced integration capabilities, enabling heterogeneous system integration and offering improved performance and reduced power consumption thanks the so-called Through Silicon Vias (TSVs). Nevertheless, 3D integration is facing strong thermal issues due to its higher power density and reduced heat dissipation properties. In previous studies, it has been often reported the use of TSV insertion techniques for thermal mitigation in 3D stacked circuits. However, due to the thin oxide layer isolating TSVs from silicon substrate, the expected thermal mitigation is actually not effective for the current TSV technologies. This paper firstly provides an analytical study to project the potential benefits and drawbacks of using TSVs for thermal mitigation. Detailed FEM simulations and experimental silicon data from a dedicated thermal test chip are then used to confirm the projections and demonstrate that TSVs may even increase the temperature of hotspots. This paper secondly reports the study of the thermal performance of multiple TSV arrays using thermal simulations for various system-level configurations, including a WideIO compatible 3D circuit. Similar results are obtained where, besides not alleviating thermal issues, TSVs may produce exacerbated hotspots. The results presented in this paper indicate that the use of additional area costly TSVs for thermal mitigation is not worthy.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] TSVs-aware Floorplanning for 3D Integrated Circuit
    Lu, Jieliang
    Wang, Qin
    Xie, Jing
    Mao, Zhigang
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [32] TSVs in Early Layout Design Exploration for 3D ICs
    Ahmed, Mohammad A.
    Chrzanowska-Jeske, M.
    2014 IEEE 5TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS AND SYSTEMS (LASCAS), 2014,
  • [33] Dynamic Nets-to-TSVs Assignment in 3D Floorplanning
    Ahmed, M. A.
    Mohapatra, S.
    Chrzanowska-Jeske, M.
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1870 - 1873
  • [34] A universal and efficient equivalent modeling method for thermal analysis of 3D ICs containing tapered TSVs
    Rao, Xixin
    Song, Jianhao
    Tian, Qing
    Liu, Huizhong
    Jin, Cheng
    Xiao, Chengdi
    INTERNATIONAL COMMUNICATIONS IN HEAT AND MASS TRANSFER, 2022, 136
  • [35] Two Fast Approaches for 3D Thermal Simulation of Integrated Circuits
    Yu, Wenjian
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [36] Thermal Characterization of Test Techniques for FinFET and 3D Integrated Circuits
    Tang, Aoxiang
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (01)
  • [37] Thermal Scaffolding for Ultra-Dense 3D Integrated Circuits
    Rich, Dennis
    Kasperovich, Anna
    Malakoutian, Mohamadali
    Radway, Robert M.
    Hagiwara, Shiho
    Yoshikawa, Takahide
    Chowdhury, Srabanti
    Mitra, Subhasish
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [38] A Thermal and Congestion Driven Global Router For 3D Integrated Circuits
    Roy, Debashri
    Ghosal, Prasun
    Das, Nabanita
    2014 IEEE STUDENTS' TECHNOLOGY SYMPOSIUM (IEEE TECHSYM), 2014, : 303 - 308
  • [39] Thermal Analysis and Modeling of 3D Integrated Circuits for Test Scheduling
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [40] Layout based 3D thermal simulations of integrated circuits components
    Slusarczyk, K
    Kaminski, M
    Napieralski, A
    COMPUTATIONAL SCIENCE - ICCS 2004, PROCEEDINGS, 2004, 3039 : 1029 - 1036