Using TSVs for Thermal Mitigation in 3D Circuits: Wish and Truth

被引:0
|
作者
Santos, Cristiano [1 ,5 ]
Souare, Papa Momar [1 ,2 ,3 ,4 ]
de Crecy, Francois [1 ,2 ]
Coudrain, Perceval [3 ]
Colonna, Jean-Philippe [1 ,2 ]
Vivet, Pascal [1 ,2 ]
Borbely, Andras [4 ]
Reis, Ricardo [5 ]
Ben Jamaa, Haykel [1 ,2 ]
Fiori, Vincent [3 ]
Farcy, Alexis [3 ]
机构
[1] CEA, LETI, MINATEC Campus, F-38054 Grenoble, France
[2] Univ Grenoble Alpes, F-38054 Grenoble, France
[3] STMicroelectronics, F-38926 Crolles, France
[4] Ecole Mines St Etienne, F-42023 St Etienne, France
[5] PGMICRO UFRGS, Porto Alegre, RS, Brazil
关键词
3D ICs; thermal TSVs; heat dissipation; thermal mitigation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D technology is envisioned to offer advanced integration capabilities, enabling heterogeneous system integration and offering improved performance and reduced power consumption thanks the so-called Through Silicon Vias (TSVs). Nevertheless, 3D integration is facing strong thermal issues due to its higher power density and reduced heat dissipation properties. In previous studies, it has been often reported the use of TSV insertion techniques for thermal mitigation in 3D stacked circuits. However, due to the thin oxide layer isolating TSVs from silicon substrate, the expected thermal mitigation is actually not effective for the current TSV technologies. This paper firstly provides an analytical study to project the potential benefits and drawbacks of using TSVs for thermal mitigation. Detailed FEM simulations and experimental silicon data from a dedicated thermal test chip are then used to confirm the projections and demonstrate that TSVs may even increase the temperature of hotspots. This paper secondly reports the study of the thermal performance of multiple TSV arrays using thermal simulations for various system-level configurations, including a WideIO compatible 3D circuit. Similar results are obtained where, besides not alleviating thermal issues, TSVs may produce exacerbated hotspots. The results presented in this paper indicate that the use of additional area costly TSVs for thermal mitigation is not worthy.
引用
收藏
页数:8
相关论文
共 50 条
  • [11] Assembly Process Development of Ultra Large Scale 3D Stacking with Transmission Circuits via TSVs
    Kikuchi, Shunichi
    Kira, Hidehiko
    Suwada, Makoto
    Nakada, Tatsumi
    Nakamura, Naoaki
    Kainuma, Norio
    Kanai, Kazuhiro
    Masuyama, Takumi
    2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 103 - 110
  • [12] Fine grained 3D cache architecture using high density TSVs
    Miro-Panades, Ivan
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [13] Thermal-aware floorplanner for 3D IC, including TSVs, liquid microchannels and thermal domains optimization
    Cuesta, David
    Risco-Martin, Jose L.
    Ayala, Jose L.
    Ignacio Hidalgo, J.
    APPLIED SOFT COMPUTING, 2015, 34 : 164 - 177
  • [14] Analytical Stress Modeling for TSVs in 3D Packaging
    Suhir, Ephraim
    2015 31ST ANNUAL SEMICONDUCTOR THERMAL MEASUREMENT, MODELING & MANAGEMENT SYMPOSIUM (SEMI-THERM), 2015, : 99 - 106
  • [15] Thermal Sensor Distribution Method for 3D Integrated Circuits Using Efficient Thermal Map Modeling
    Kashfi, Fatemeh
    Draper, Jeff
    2012 18TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2012, : 31 - 36
  • [16] 3D Floorplanning with Nets-to-TSVs Assignment
    Ahmed, M. A.
    Mohapatra, S.
    Chrzanowska-Jeske, M.
    2014 21ST IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2014, : 578 - 581
  • [17] Thermal and Electrical Designs of RF 3D Module Based on Si Interposers with Redundant TSVs
    Choi, Kwang-Seong
    Moon, Seok Hwan
    Eom, Yong-Sung
    Bae, Hyun-Cheol
    Lee, Jin Ho
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2051 - 2057
  • [18] Thermal Evaluation and Analyses of 3D IC Integration SiP with TSVs for Network System Applications
    Chien, Heng-Chieh
    Lau, John H.
    Chao, Yu-Lin
    Dai, Ming-Ji
    Tain, Ra-Min
    Li, L.
    Su, P.
    Xue, J.
    Brillhart, M.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1866 - 1873
  • [19] Analysis of critical thermal issues in 3D integrated circuits
    Tavakkoli, Fatemeh
    Ebrahimi, Siavash
    Wang, Shujuan
    Vafai, Kambiz
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2016, 97 : 337 - 352
  • [20] Layout based thermal simulations of 3D integrated circuits
    Slusarczyk, K
    Kaminski, M
    Napieralski, A
    MODERN PROBLEMS OF RADIO ENGINEERING, TELECOMMUNICATIONS AND COMPUTER SCIENCE, PROCEEDINGS, 2004, : 79 - +