Using TSVs for Thermal Mitigation in 3D Circuits: Wish and Truth

被引:0
|
作者
Santos, Cristiano [1 ,5 ]
Souare, Papa Momar [1 ,2 ,3 ,4 ]
de Crecy, Francois [1 ,2 ]
Coudrain, Perceval [3 ]
Colonna, Jean-Philippe [1 ,2 ]
Vivet, Pascal [1 ,2 ]
Borbely, Andras [4 ]
Reis, Ricardo [5 ]
Ben Jamaa, Haykel [1 ,2 ]
Fiori, Vincent [3 ]
Farcy, Alexis [3 ]
机构
[1] CEA, LETI, MINATEC Campus, F-38054 Grenoble, France
[2] Univ Grenoble Alpes, F-38054 Grenoble, France
[3] STMicroelectronics, F-38926 Crolles, France
[4] Ecole Mines St Etienne, F-42023 St Etienne, France
[5] PGMICRO UFRGS, Porto Alegre, RS, Brazil
关键词
3D ICs; thermal TSVs; heat dissipation; thermal mitigation;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D technology is envisioned to offer advanced integration capabilities, enabling heterogeneous system integration and offering improved performance and reduced power consumption thanks the so-called Through Silicon Vias (TSVs). Nevertheless, 3D integration is facing strong thermal issues due to its higher power density and reduced heat dissipation properties. In previous studies, it has been often reported the use of TSV insertion techniques for thermal mitigation in 3D stacked circuits. However, due to the thin oxide layer isolating TSVs from silicon substrate, the expected thermal mitigation is actually not effective for the current TSV technologies. This paper firstly provides an analytical study to project the potential benefits and drawbacks of using TSVs for thermal mitigation. Detailed FEM simulations and experimental silicon data from a dedicated thermal test chip are then used to confirm the projections and demonstrate that TSVs may even increase the temperature of hotspots. This paper secondly reports the study of the thermal performance of multiple TSV arrays using thermal simulations for various system-level configurations, including a WideIO compatible 3D circuit. Similar results are obtained where, besides not alleviating thermal issues, TSVs may produce exacerbated hotspots. The results presented in this paper indicate that the use of additional area costly TSVs for thermal mitigation is not worthy.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Repair Techniques for Aged TSVs in 3D Integrated Circuits
    Madani, Siroos
    Khalil, Kasem
    Dey, Bappaditya
    Bonton, Devante
    Bayoumi, Magdy
    2017 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2017, : 53 - 58
  • [2] A Thermal Estimation Model for 3D IC Using Liquid Cooled Microchannels and Thermal TSVs
    Roy, Surajit Kr
    Mandal, Supriyo
    Giri, Chandan
    Rahman, Hafizur
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 122 - 127
  • [3] THERMAL ANALYSIS OF 3D ICS WITH TSVS PLACEMENT OPTIMIZATION
    Ren, Zongqing
    Alqahtani, Ayed
    Bagherzadeh, Nader
    Lee, Jaeho
    PROCEEDINGS OF THE ASME INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2019, 2020,
  • [4] Challenges in the Reliability of 3D Integration using TSVs
    Stiebing, M.
    Vogel, D.
    Steller, W.
    Wolf, M. J.
    Wunderle, B.
    2015 16TH INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2015,
  • [5] System-Level Analysis of 3D ICs with Thermal TSVs
    Alqahtani, Ayed
    Ren, Zongqing
    Lee, Jaeho
    Bagherzadeh, Nader
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (03)
  • [6] Coupled Thermal and Structural Parametric Analysis of TSVs in 3D Electronics
    Mirza, Fahad
    Muralidharan, Bharathkrishnan
    Mynampati, Poornima
    Karajgikar, Saket
    Agonafer, Dereje
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION (IMECE 2010), VOL 10, 2012, : 675 - 680
  • [7] Recovery of Faulty TSVs in 3D ICs
    Roy, Surajit Kumar
    Roy, Kaustav
    Giri, Chandan
    Rahaman, Hafizur
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 528 - 531
  • [8] Modeling of Coupled TSVs in 3D ICs
    Engin, A. Ege
    Raghavan, Srinidhi N.
    2012 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2012, : 7 - 11
  • [9] Optimization of Underfill Material for Better Reliability and Thermal Behavior of 3D Packages with TSVs
    Kim, Yeonsung
    Park, S. B.
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2310 - 2318
  • [10] Thermal modeling and design of 3D integrated circuits
    Jain, Ankur
    Jones, Robert E.
    Chatterjee, Ritwik
    Pozder, Scott
    Huang, Zhihong
    2008 11TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS, VOLS 1-3, 2008, : 1139 - 1145